# 16-Bit, 500kSPS, *micro*Power Sampling ANALOG-TO-DIGITAL CONVERTER Check for Samples: ADS8323 #### **FEATURES** - HIGH-SPEED PARALLEL INTERFACE - 500kSPS SAMPLING RATE - LOW POWER: 85mW at 500kSPS - BIPOLAR INPUT RANGE - TQFP-32 PACKAGE #### **APPLICATIONS** - HIGH-SPEED DATA ACQUISITION - OPTICAL POWER MONITORING - MOTOR CONTROL - ATE #### **DESCRIPTION** The ADS8323 is a 16-bit, 500kSPS analog-to-digital converter (ADC) with an internal 2.5V reference. The device includes a 16-bit, capacitor-based successive approximation register (SAR) ADC with inherent sample-and-hold. The ADS8323 offers a full 16-bit interface, or an 8-bit option where data are read using two read cycles. The ADS8323 is available in a TQFP-32 package and is specified over the industrial –40°C to +85°C temperature range. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### ORDERING INFORMATION(1) | PRODUCT | MAXIMUM<br>INTEGRAL<br>LINEARITY<br>ERROR (LSB) | NO<br>MISSING<br>CODES<br>ERROR (LSB) | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | TRANSPORT<br>MEDIA, QUANTITY | |-----------|-------------------------------------------------|---------------------------------------|--------------|-----------------------|-----------------------------------|--------------------|------------------------------| | ADS8323Y | .0 | 14 | TQFP-32 | PBS | -40°C to +85°C | | Tape and reel, 250 | | AD563231 | ±8 | ±0 14 | TQFF-32 | | -40°C t0 +65°C | | Tape and reel, 2000 | | ADS8323YB | ±6 | 15 | TQFP-32 | PBS | -40°C to +85°C | | Tape and reel, 250 | | AD303231B | ±0 | 15 | TQFP-32 | | -40 C (0 +65°C | | Tape and reel, 2000 | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or see the TI website at www.ti.com. #### **ABSOLUTE MAXIMUM RATINGS**(1) Over operating free-air temperature range (unless otherwise noted). | | ADS8323 | UNIT | |--------------------------------------------------------------|--------------------------|------| | Supply voltage, DGND to DV <sub>DD</sub> | -0.3 to 6 | V | | Supply voltage, AGND to AV <sub>DD</sub> | -0.3 to 6 | V | | Analog input voltage range | AGND – 0.3 to AVDD + 0.3 | V | | Reference input voltage | AGND – 0.3 to AVDD + 0.3 | V | | Digital input voltage range | DGND - 0.3 to DVDD + 0.3 | V | | Ground voltage differences, AGND to DGND | ±0.3 | V | | Voltage differences, DVDD to AGND | -0.3 to 6 | V | | Power dissipation | 850 | mW | | Operating virtual junction temperature range, T <sub>J</sub> | -40 to +150 | °C | | Operating free-air temperature range, T <sub>A</sub> | -40 to +85 | °C | | Storage temperature range | -65 to +150 | °C | <sup>(1)</sup> Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute maximum conditions for extended periods may affect device reliability. #### RECOMMENDED OPERATING CONDITIONS Over operating free-air temperature range (unless otherwise noted). | PARAMETER | MIN | NOM | MAX | UNIT | |-----------------------------------------------|--------------------|-----|--------------------|------| | POWER SUPPLY | | | | | | AV <sub>DD</sub> <sup>(1)</sup> | 4.75 | 5.0 | 5.25 | V | | DV <sub>DD</sub> <sup>(1)</sup> | 4.75 | 5.0 | 5.25 | V | | ANALOG/REFERENCE INPUTS | | | | | | Differential analog input voltage, IN+ to IN- | -REF <sub>IN</sub> | | +REF <sub>IN</sub> | V | | External reference voltage | 1.5 | 2.5 | 2.55 | V | <sup>(1)</sup> The voltage difference between $AV_{DD}$ and $DV_{DD}$ terminals cannot exceed 0.3V to maintain performance specifications. #### **DISSIPATION RATINGS** | PACKAGE | T <sub>A</sub> ≤ +25°C POWER RATING | DERATING FACTOR<br>ABOVE $T_A = +25^{\circ}C^{(1)}$ | T <sub>A</sub> = +70°C POWER RATING | T <sub>A</sub> = +85°C POWER RATING | |---------|-------------------------------------|-----------------------------------------------------|-------------------------------------|-------------------------------------| | TQFP-32 | 1636mW | 13.09mW/°C | 1047mW | 850mW | <sup>(1)</sup> This is the inverse of the traditional junction-to-ambient thermal resistance (R<sub>θJA</sub>). Thermal resistances are not production tested and are for informational purposes only. Product Folder Link(s): ADS8323 #### **ELECTRICAL CHARACTERISTICS** At $-40^{\circ}$ C to $+85^{\circ}$ C, $+DV_{DD} = +AV_{DD} = +5$ V, $V_{REF} = +2.5$ V, $f_{SAMPLE} = 500$ kSPS, and $f_{CLK} = 20 \bullet f_{SAMPLE}$ , unless otherwise specified. | | | ADS8323Y | | | ADS8323YB <sup>(1)</sup> | | | | |--------------------------------------|----------------------------------------------|-------------------|-------|------------------------|--------------------------|-------|------------------------|--------------------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | RESOLUTION | | | | | | | | | | Resolution | | | 16 | | | 16 | | Bits | | ANALOG INPUT | | | | | | | | | | Full-scale input span <sup>(2)</sup> | +IN - (-IN) | -V <sub>REF</sub> | | +V <sub>REF</sub> | -V <sub>REF</sub> | | +V <sub>REF</sub> | V | | Ab1.4- :4 | +IN | -0.3 | | AV <sub>DD</sub> + 0.3 | -0.3 | | AV <sub>DD</sub> + 0.3 | V | | Absolute input range | -IN | -0.3 | | AV <sub>DD</sub> + 0.3 | -0.3 | | AV <sub>DD</sub> + 0.3 | V | | Capacitance | | | 25 | | | 25 | | pF | | Leakage current | | | ±1 | | | ±1 | | nA | | SYSTEM PERFORMANCE | | | | | | | | | | No missing codes | | 14 | | | 15 | | | Bits | | Integral linearity error | | | ±4 | ±8 | | ±3 | ±6 | LSB <sup>(3)</sup> | | Differential linearity error | | | ±3 | | | ±1 | | LSB | | Offset error | | | ±1 | ±2 | | ±0.5 | ±1.0 | mV | | Gain error <sup>(4)</sup> | | | ±0.25 | ±0.50 | | ±0.12 | ±0.25 | %FSR | | 0 | At dc | | 70 | | | 70 | | dB | | Common-mode rejection ratio | $V_{IN} = 1V_{PP}$ at 1MHz | | 50 | | | 50 | | dB | | Noise | | | 60 | | | 60 | | $\mu V_{RMS}$ | | Power-supply rejection ratio | At FFFFh output code | | ±3 | | | ±3 | | LSBs | | SAMPLING DYNAMICS | | | | | | | | | | Conversion time | | | | 1.6 | | | 1.6 | μs | | Acquisition time | | 350 | | | 350 | | | ns | | Throughput rate | | | | 500 | | | 500 | kSPS | | Aperture delay | | | 10 | | | 10 | | ns | | Aperture jitter | | | 30 | | | 30 | | ps | | Small-signal bandwidth | | | 20 | | | 20 | | MHz | | Step response | | | 100 | | | 100 | | ns | | Overvoltage recovery | | | 150 | | | 150 | | ns | | DYNAMIC CHARACTERISTICS | | | | | | | | | | Total harmonic distortion (5) | $V_{IN} = 5V_{PP}$ at 100kHz | | -90 | | | -93 | | dB | | SINAD | V <sub>IN</sub> = 5V <sub>PP</sub> at 100kHz | | 81 | | | 83 | | dB | | Spurious free dynamic range | $V_{IN} = 5V_{PP}$ at 100kHz | | 94 | | | 96 | | dB | | REFERENCE OUTPUT | | | | | | | | | | Voltage | I <sub>OUT</sub> = 0 | 2.475 | 2.50 | 2.525 | 2.48 | 2.50 | 2.52 | V | | Source current | Static load | | | 10 | | | 10 | μΑ | | Drift | I <sub>OUT</sub> = 0 | | 25 | | | 25 | | ppm/°C | | Line regulation | 4.75V ≤ V <sub>CC</sub> ≤ 5.25V | | 0.6 | | | 0.6 | | mV | | REFERENCE INPUT | | | | | | | | | | Range | | 1.5 | | 2.55 | 1.5 | | 2.55 | V | - (1) Shaded cells indicate different specifications from ADS8322Y. - Ideal input span; does not include gain or offset error. LSB means least significant bit, with $V_{REF}$ equal to +2.5V; 1LSB = 76 $\mu$ V. Measured relative to an ideal, full-scale input [+In (-In)] of 4.9999V. Thus, gain error includes the error of the internal voltage - Calculated on the first nine harmonics of the input frequency. Copyright © 2001–2010, Texas Instruments Incorporated #### **ELECTRICAL CHARACTERISTICS (continued)** At $-40^{\circ}$ C to $+85^{\circ}$ C, $+DV_{DD} = +AV_{DD} = +5$ V, $V_{REF} = +2.5$ V, $f_{SAMPLE} = 500$ kSPS, and $f_{CLK} = 20 \cdot f_{SAMPLE}$ , unless otherwise specified. | | | | ADS8323 | BY | | ADS8323YI | B <sup>(1)</sup> | | |-------------------------|-------------------------------|------|--------------|-------------------|------------------------|-----------|-------------------|------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | DIGITAL INPUT/OUTPUT | | • | | | | | <u></u> | | | Logic family | | | CMOS | | | CMOS | | | | Logic levels: | | | | | | | | | | V <sub>IH</sub> | I <sub>IH</sub> ≤ +5μA | 3.0 | | +DV <sub>DD</sub> | 3.0 | | +DV <sub>DD</sub> | V | | V <sub>IL</sub> | I <sub>IL</sub> ≤ -5μA | -0.3 | | 0.8 | -0.3 | | 0.8 | V | | V <sub>OH</sub> | I <sub>OH</sub> = -1.6mA | 4.0 | | | 4.0 | | | V | | V <sub>OL</sub> | I <sub>OH</sub> = +1.6mA | | | 0.4 | | | 0.4 | V | | Data format | | Bina | ary twos com | nplement | Binary twos complement | | | | | POWER-SUPPLY REQUIREMEN | NTS | | | | | | | | | Power-supply voltage | | | | | | | | | | +AV <sub>DD</sub> | | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | V | | +DV <sub>DD</sub> | | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | V | | Supply current | f <sub>SAMPLE</sub> = 500kSPS | | 17 | 25 | | 17 | 25 | mA | | Power dissipation | f <sub>SAMPLE</sub> = 500kSPS | | 85 | 125 | | 85 | 125 | mW | | TEMPERATURE RANGE | | • | | | • | | <u></u> | | | Specified performance | | -40 | | +85 | -40 | | +85 | °C | #### **EQUIVALENT INPUT CIRCUITS** Diode Turn-On Voltage: 0.35V Equivalent Analog Input Circuit Equivalent Digital Input Circuit #### **DEVICE INFORMATION** #### PBS PACKAGE TQFP-32 (TOP VIEW) #### **PIN ASSIGNMENTS** | TER | TERMINAL | | FIN AGGIGNIMENTS | |-----|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------| | NO | NAME | I/O <sup>(1)</sup> | DESCRIPTION | | 1 | DB15 | DO | Data Bit 15 (MSB) | | 2 | DB14 | DO | Data Bit 14 | | 3 | DB13 | DO | Data Bit 13 | | 4 | DB12 | DO | Data Bit 12 | | 5 | DB11 | DO | Data Bit 11 | | 6 | DB10 | DO | Data Bit 10 | | 7 | DB9 | DO | Data Bit 9 | | 8 | DB8 | DO | Data Bit 8 | | 9 | DB7 | DO | Data Bit 7 | | 10 | DB6 | DO | Data Bit 6 | | 11 | DB5 | DO | Data Bit 5 | | 12 | DB4 | DO | Data Bit 4 | | 13 | DB3 | DO | Data Bit 3 | | 14 | DB2 | DO | Data Bit 2 | | 15 | DB1 | DO | Data Bit 1 | | 16 | DB0 | DO | Data Bit 0 (LSB) | | 17 | BUSY | DO | High when a conversion is in progress. | | 18 | +DV <sub>DD</sub> | Р | Digital Power Supply, +5VDC. | | 19 | DGND | Р | Digital Ground | | 20 | CLOCK | DI | An external CMOS-compatible clock can be applied to the CLOCK input to synchronize the conversion process to an external source. | | 21 | CONVST | DI | Convert Start | | 22 | RD | DI | Synchronization pulse for the parallel output. | | 23 | BYTE | DI | Selects eight most significant bits (low) or eight least significant bits (high). Data valid on pins 9-16. | | 24 | CS | DI | Chip Select | | 25 | -IN | Al | Inverting Input Channel | | 26 | +IN | Al | Noninverting Input Channel | | 27 | AGND | Р | Analog Ground | | 28 | +AV <sub>DD</sub> | Р | Analog Power Supply, +5VDC. | | 29 | NC | | No connection | | 30 | NC | ı | No connection | | 31 | REF <sub>IN</sub> | Al | Reference Input. When using the internal 2.5V reference, tie this pin directly to REF <sub>OUT</sub> . | | 32 | REF <sub>OUT</sub> | AO | Reference Output. A 0.1µF capacitor should be connected to this pin when the internal reference is used. | <sup>(1)</sup> Al is analog input, AO is analog output, DI is digital input, DO is digital output, and P is power-supply connection. #### TIMING INFORMATION #### TIMING CHARACTERISTICS(1)(2) All specifications typical at $-40^{\circ}$ C to $+85^{\circ}$ C, $+DV_{DD} = +5$ V. | PARAMETER | | | | ADS8323 | | | | | |-------------------|--------------------------|-----------------|-----|---------|-----|------|--|--| | | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | t <sub>CONV</sub> | Conversion Time | | | | 1.6 | μs | | | | t <sub>AQC</sub> | Acquisition Time | | 350 | | | ns | | | | t <sub>C1</sub> | CLOCK Period | | 100 | | | ns | | | | t <sub>W1</sub> | CLOCK High Time | | 40 | | | ns | | | | t <sub>W2</sub> | CLOCK Low Time | | 40 | | | ns | | | | t <sub>D1</sub> | CONVST Low to Clock High | | 10 | | | ns | | | | t <sub>W3</sub> | CONVST Low Time | | 20 | | | ns | | | | t <sub>D2</sub> | CONVST Low to BUSY High | | | | 25 | ns | | | | t <sub>D3</sub> | CS Low to CONVST Low | | 0 | | | ns | | | | t <sub>W4</sub> | CONVST High | | 20 | | | ns | | | | t <sub>D4</sub> | CLOCK High to BUSY Low | | | | 25 | ns | | | | t <sub>W5</sub> | CS High | | 0 | | | ns | | | | t <sub>D5</sub> | CS Low to RD Low | | 0 | | | ns | | | | t <sub>D6</sub> | RD High to CS High | | 0 | | | ns | | | | t <sub>W6</sub> | RD Low Time | | 50 | | | ns | | | | t <sub>D7</sub> | RD Low to Data Valid | | 40 | | | ns | | | | t <sub>D8</sub> | Data Hold from RD High | | 5 | | | ns | | | | t <sub>D9</sub> | BYTE Change to RD Low(3) | | 0 | | | ns | | | | t <sub>W7</sub> | RD High Time | | 20 | | | ns | | | <sup>(1)</sup> All input signals are specified with rise and fall times of 5ns, $t_R = t_F = 5$ ns (10% to 90% of DV<sub>DD</sub>) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>) /2. <sup>(2)</sup> See timing diagram. <sup>(3)</sup> BYTE is asynchronous; when BYTE is '0', bits 15 through 0 appear at DB15-DB0. When BYTE is '1', bits 15 through 8 appear on DB7-DB0. RD may remain low between changes in BYTE. 22.9 15.3 7.6 0 -7.6 100 #### TYPICAL CHARACTERISTICS At $-40^{\circ}$ C to $+85^{\circ}$ C, $+DV_{DD} = +AV_{DD} = +5$ V, $V_{REF} = +2.5$ V, $f_{SAMPLE} = 500$ kSPS, and $f_{CLK} = 20 \cdot f_{SAMPLE}$ , unless otherwise specified. Figure 1. # SIGNAL-TO-NOISE + DISTORTION vs INPUT FREQUENCY 90 (B) 85 80 75 1 10 100 250 SIGNAL-TO-NOISE RATIO AND Figure 2. Frequency (kHz) ## SPURIOUS FREE DYNAMIC RANGE AND TOTAL HARMONIC DISTORTION VS INPUT FREQUENCY Figure 3. Figure 4. Figure 5. Figure 6. #### **TYPICAL CHARACTERISTICS (continued)** At $-40^{\circ}$ C to $+85^{\circ}$ C, $+DV_{DD} = +AV_{DD} = +5$ V, $V_{REF} = +2.5$ V, $f_{SAMPLE} = 500$ kSPS, and $f_{CLK} = 20 \bullet f_{SAMPLE}$ , unless otherwise specified. Figure 7. Figure 8. Figure 9. Figure 11. Figure 12. #### **TYPICAL CHARACTERISTICS (continued)** At -40°C to +85°C, $+DV_{DD} = +AV_{DD} = +5V$ , $V_{REF} = +2.5V$ , $f_{SAMPLE} = 500$ kSPS, and $f_{CLK} = 20 • f_{SAMPLE}$ , unless otherwise specified. #### **NEGATIVE FULL-SCALE vs TEMPERATURE** 76.3 0 0 Delta (LSB) -152.6 -228.9 -3 -305.2 -381.5 -40 -20 0 40 60 80 100 20 Temperature (°C) Figure 13. Figure 14. #### THEORY OF OPERATION The ADS8322 is a high-speed successive approximation register (SAR) A/D converter with an internal 2.5V bandgap reference that operates from a single +5V supply. The input is fully differential with a typical common-mode rejection of 70dB. The device accepts a differential analog input voltage in the range of $-V_{REF}$ to $+V_{REF}$ , centered on the common-mode voltage (see the *Analog Input* section). The device also accepts bipolar input ranges when a level shift circuit is used at the front end (see Figure 21). The basic operating circuit for the ADS8323 is shown in Figure 15. The ADS8323 requires an external clock to run the conversion process. This clock can vary between 25kHz (1.25kHz throughput) and 10MHz (500kSPS throughput). The duty cycle of the clock is unimportant as long as the minimum high and low times are at least 40ns and the clock period is at least 100ns. The minimum clock frequency is governed by the parasitic leakage of the Capacitive Digital-to-Analog Converter (CDAC) capacitors internal to the ADS8323. Figure 15. Typical Circuit Configuration The analog input is provided to two input pins, +IN and -IN. When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. A conversion is initiated on the ADS8323 by bringing CONVST (pin 21) low for a minimum of 20ns. CONVST low places the sample-and-hold amplifier in the hold state and the conversion process is started. The BUSY output (pin 17) goes high when the conversion begins and stays high during the conversion. While a conversion is in progress, both inputs are disconnected from any internal function. When the conversion result is latched into the output register, the BUSY signal goes low. The data can be read from the parallel output bus following the conversion by bringing both RD and CS low. **NOTE:** This mode of operation is described in more detail in the *Timing and Control* section of this data sheet. #### SAMPLE-AND-HOLD SECTION The sample-and-hold on the ADS8323 allows the ADC to accurately convert an input sine wave of full-scale amplitude to 16-bit resolution. The input bandwidth of the sample-and-hold is greater than the Nyquist rate (Nyquist equals one-half of the sampling rate) of the ADC even when the ADC is operated at its maximum throughput rate of 500kSPS. The typical small-signal bandwidth of the sample-and-hold amplifier is 20MHz. The typical aperture delay time, or the time it takes for the ADS8323 to switch from the sample to the hold mode following the negative edge of the CONVST signal, is 10ns. The average delta of repeated aperture delay values is typically 30ps (also known as aperture jitter). These specifications reflect the ability of the ADS8323 to capture ac input signals accurately at the exact same moment in time. #### REFERENCE If the internal reference is used, REF<sub>OUT</sub> (pin 32) should be directly connected to REF<sub>IN</sub> (pin 31); see Figure 15. The ADS8323 can operate, however, with an external reference in the range of 1.5V to 2.55V for a corresponding full-scale range of 3.0V to 5.1V. The internal reference of the ADS8323 is double-buffered. If the internal reference is used to drive an external load, a buffer is provided between the reference and the load applied to REF<sub>OUT</sub> (pin 32) (the internal reference can typically source or sink 10µA of current; compensation capacitance should be at least 0.1µF to minimize noise). If an external reference is used, the second buffer provides isolation between the external reference and the CDAC. This buffer is also used to recharge all of the capacitors of the CDAC during conversion. #### **ANALOG INPUT** The analog input is bipolar and fully differential. There are two general methods of driving the analog input of the ADS8323: single-ended or differential, as shown in Figure 16 and Figure 17. When the input is single-ended, the –IN input is held at the common-mode voltage. The +IN input swings around the same common voltage and the peak-to-peak amplitude is the (common-mode + $V_{REF}$ ) and the (common-mode – $V_{REF}$ ). The value of $V_{REF}$ determines the range over which the common-mode voltage may vary (see Figure 18). Figure 16. Methods of Driving the ADS8323: Single-Ended or Differential Note: The maximum differential voltage between +IN and -IN of the ADS8323 is V<sub>REF</sub>. See Figure 18 and Figure 19 for a further explanation of the common voltage range for single-ended and differential inputs. Figure 17. Using the ADS8323 in the Single-Ended and Differential Input Modes Figure 18. Single-Ended Input: Common-Mode Voltage Range vs $V_{REF}$ Figure 19. Differential Input: Common-Mode Voltage Range vs $V_{\text{REF}}$ #### NOISE Figure 20 shows the transition noise of the ADS8323. A low-level dc input was applied to the analog-input pins and the converter was put through 8192 conversions. The digital output of the ADC varies in output code due to the internal noise of the ADS8323. This characteristic is true for all 16-bit SAR-type ADCs. The ADS8323, with five output codes for the $\sigma$ distribution, yields a greater than $\pm 0.8 LSB$ transition noise at 5V operation. Remember that to achieve this low-noise performance, the peak-to-peak noise of the input signal and reference must be less than $50\mu V$ . Figure 20. Histogram of 8,192 Conversions of a Low-Level DC Input #### **AVERAGING** Averaging the digital codes can compensate the noise of the ADC. By averaging conversion results, transition noise is reduced by a factor of $1/\sqrt{n}$ , where n is the number of averages. For example, averaging four conversion results reduces the transition noise by 1/2 to $\pm 0.4$ LSB. Averaging should only be used for input signals with frequencies near dc. For ac signals, a digital filter can be used to low-pass filter and decimate the output codes. This process works in a similar manner to averaging—for every decimation by 2, the signal-to-noise ratio improves by 3dB. #### **BIPOLAR INPUTS** The differential inputs of the ADS8323 were designed to accept bipolar inputs ( $-V_{REF}$ and $+V_{REF}$ ) around the common-mode voltage, which corresponds to a 0V to 5V input range with a 2.5V reference. By using a simple op amp circuit featuring four high-precision external resistors, the ADS8323 can be configured to accept bipolar inputs. The conventional $\pm 2.5$ V, $\pm 5$ V, and $\pm 10$ V input ranges could be interfaced to the ADS8323 using the resistor values shown in Figure 21. Figure 21. Level Shift Circuit for Bipolar Input Ranges #### **DIGITAL INTERFACE** #### **TIMING AND CONTROL** See the timing diagram and the *Timing Characteristics* section for detailed information on timing signals and the respective requirements for each. The ADS8323 uses an external clock (CLOCK, pin 20) that controls the conversion rate of the CDAC. With a 10MHz external clock, the ADC sampling rate is 500kSPS that corresponds to a 2µs maximum throughput time. Conversions are initiated by bringing the CONVST pin low for a minimum of 20ns (after the 20ns minimum requirement has been met, the CONVST pin can be brought high), while CS is low. The ADS8322 switches from Sample-to-Hold mode on the falling edge of the CONVST command. Following the first rising edge of the external clock after a CONVST low, the ADS8322 begins conversion (this first rising edge of the external clock represents the start of clock cycle one; the ADS8322 requires 16 rising clock edges to complete a conversion). The BUSY output goes high immediately following CONVST going low. BUSY stays high through the conversion process and returns low when the conversion has ended. Both $\overline{RD}$ and $\overline{CS}$ can be high during and before a conversion (although $\overline{CS}$ must be low when $\overline{CONVST}$ goes low to initiate a conversion). Both the $\overline{RD}$ and $\overline{CS}$ pins are brought low in order to enable the parallel output bus with the conversion. # EXPLANATION OF CLOCK, BUSY AND BYTE PINS **CLOCK:** An external clock must be provided for the ADS8323. The maximum clock frequency is 10MHz and that provides 500kSPS throughput. The minimum clock frequency is 25kHz and that provides 1.25kHz throughput. The minimum clock cycle is 100ns (see Timing Diagram, $t_{C1}$ ), and CLOCK must remain high (see Timing Diagram, $t_{W1}$ ) or low (see Timing Diagram, $t_{W2}$ ) for at least 40ns. **BUSY:** Initially, BUSY output is low. Reading data from output register or sampling the input analog signal does not affect the state of the BUSY signal. After the $\overline{\text{CONVST}}$ input goes low and conversion starts, a maximum of 25ns later the BUSY output goes high. That signal stays high during conversion and provides the status of the internal ADC to the DSP or $\mu\text{C}$ . At the end of conversion, on the rising edge of the 17th clock cycle, new data from the internal ADC are latched into the output registers. The BUSY signal goes low a maximum of 25ns later (see Timing Diagram, $t_{D4}$ ). BYTE: The output data appear as a full 16-bit word on DB15-DB0 (MSB-LSB or D15-D0) if BYTE is low. If there is only an 8-bit bus available on a board, the result may also be read on an 8-bit bus by using only DB7-DB0. In this case, two reads are necessary (see the timing diagram). The first, as before, leaving BYTE low and reading the eight least significant bits on DB7-DB0, then bringing BYTE high. When BYTE is high, the upper eight bits (D15-D8) appear on DB7-DB0. #### START OF A CONVERSION AND READING DATA By bringing the $\overline{\text{CONVST}}$ signal low, the input data are immediately placed in the hold mode (10ns), although $\overline{\text{CS}}$ must be low when $\overline{\text{CONVST}}$ goes low to initiate a conversion. The conversion follows with the next rising edge of CLOCK. If it is important to detect a hold command during a certain clock cycle, then the falling edge of the $\overline{\text{CONVST}}$ signal must occur at least 10ns before the rising edge of CLOCK (see Timing Diagram, $t_{D1}$ ). The $\overline{\text{CONVST}}$ signal can remain low without initiating a new conversion. The CONVST signal must be high for at least 20ns (see Timing Diagram, t<sub>W4</sub>) before it is brought low again and CONVST must stay low for at least 20ns (see Timing Diagram, t<sub>W3</sub>). Once a CONVST signal goes low, further impulses of this signal are ignored until the conversion is finished or the device is reset. When the conversion is finished (after 16 clock cycles) the sampling switches close and sample the new value. The start of the next conversion must be delayed to allow the input capacitor of the ADS8323 to be fully charged. This delay time depends on the driving amplifier, but should be at least 400ns. To gain acquisition time, the falling edge of CONVST must take place just before the rising edge of CLOCK (see Timing Diagram, $t_{D1}$ ). One conversion cycle requires 20 clock cycles. However, reading data during the conversion or on a falling hold edge may cause a loss in performance. **Reading Data** $(\overline{RD}, \overline{CS})$ : In general, the data outputs are in 3-state. Both $\overline{CS}$ and $\overline{RD}$ must be low to enable these outputs. $\overline{RD}$ and $\overline{CS}$ must stay low together for at least 40ns (see $\overline{\text{Timing Diagram}}$ , $t_{D7}$ ) before the output data is valid. $\overline{RD}$ must remain high for at least 20ns (see $\overline{\text{Timing Diagram}}$ , $t_{W7}$ ) before bringing it back low for a subsequent read command. 16 clock-cycles after the start of a conversion (that is, the next rising edge of the clock after the falling edge of $\overline{\text{CONVST}}$ ), the new data are latched into the output register and the reading process can start again. Refer to $\overline{\text{Table 1}}$ for ideal output codes. CS being low tells the ADS8323 that the bus on the board is assigned to the ADS8323. If an ADC shares a bus with digital gates, there is a possibility that digital (high-frequency) noise could get coupled into the ADC. If the bus is just used by the ADS8323, CS can be hard-wired to ground. The output data should not be read 125ns prior to the falling edge of CONVST and 10ns after the falling edge. The ADS8323 output is in binary twos complement format (see Figure 22). Table 1. Ideal Input Voltages and Output Codes | DESCRIPTION | ANALOG VALUE | DIGITAL OUTPUT BINARY TWOS COMPLEMENT | | | | |-----------------------------|-----------------------------|---------------------------------------|----------|--|--| | Full-Scale Range | 2 • V <sub>REF</sub> | | | | | | Least Significant Bit (LSB) | 2 • V <sub>REF</sub> /65535 | BINARY CODE | HEX CODE | | | | +Full Scale | +V <sub>REF</sub> – 1 LSB | 0111 1111 1111 1111 | 7FFF | | | | Midscale | 0V | 0000 0000 0000 0000 | 0000 | | | | Midscale – 1 LSB | 0V – 1 LSB | 1111 1111 1111 1111 | FFFF | | | | Zero | -V <sub>REF</sub> | 1000 0000 0000 0000 | 8000 | | | #### LAYOUT For optimum performance, care should be taken with the physical layout of the ADS8323 circuitry. This consideration is particularly true if the CLOCK input is approaching the maximum throughput rate. As the ADS8323 offers single-supply operation, it is often used in close proximity with digital logic, microcontrollers, microprocessors, and digital signal processors. The more digital logic present in the design and the higher the switching speed, the more difficult it is to achieve good performance from the converter. The basic SAR architecture is sensitive to glitches or sudden changes on the power supply, reference, ground connections and digital inputs that occur just before latching the output of the analog comparator. Thus, during any single conversion for an n-bit SAR converter, there are n *windows* in which large external transient voltages can affect the conversion result. Such glitches might originate from switching power supplies, or nearby digital logic or high-power devices. The degree of error in the digital output depends on the reference voltage, layout, and the exact timing of the external event. These errors can change if the external event changes in time with respect to the CLOCK input. On average, the ADS8323 draws very little current from an external reference, as the reference voltage is internally buffered. If the reference voltage is external and originates from an op amp, make sure that it can drive the bypass capacitor or capacitors without oscillation. A $0.1\mu F$ bypass capacitor is recommended from pin 31 directly to ground. The AGND and DGND pins should be connected to a clean ground point. In all cases, this point should be the *analog* ground. Avoid connections which are too close to the grounding point of a microcontroller or digital signal processor. If required, run a ground trace directly from the converter to the power supply entry point. The ideal layout includes an analog ground plane dedicated to the converter and associated analog circuitry. As with the GND connections, $V_{DD}$ should be connected to a +5V power supply plane, or trace, that is separate from the connection for digital logic until they are connected at the power entry point. Power to the ADS8323 should be clean and well-bypassed. A 0.1µF ceramic bypass capacitor should be placed as close to the device as possible. In addition, a 1µF to 10µF capacitor is recommended. If needed, an even larger capacitor and a 5 $\Omega$ or 10 $\Omega$ series resistor may be used to low-pass filter a noisy supply. In some situations, additional bypassing may be required, such as a 100µF electrolytic capacitor, or even a Pi filter made up of inductors and capacitors all designed to essentially low-pass filter the +5V supply, removing the high-frequency noise. Figure 22. Ideal Conversion Characteristics (Condition: Single-Ended, $V_{CM}$ = IN- = 2.5V, $V_{REF}$ = 2.5V) #### **REVISION HISTORY** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C | hanges from Original (May, 2002) to Revision C | Page | |---|-----------------------------------------------------------------------------|------| | • | Updated document format to current standards | 1 | | • | Deleted lead temperature specifications from Absolute Maximum Ratings table | 2 | | • | Changed conversion time from 1.6µs (min) to 1.6µs (max) | 3 | | • | Changed acquisition time specification from .4µs (max) to 350ns (min) | 3 | | • | Changed acquisition time specification from .4µs (max) to 350ns (min) | 7 | www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|----------------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | AD00202V/050 | Λ -4: | Duadination | TOED (DDC) 22 | 050 CMALL TOD | V | (4) | (5)<br>Level-3-260C-168 HR | 40 += 05 | A 00 V | | ADS8323Y/250 | Active | Production | TQFP (PBS) 32 | 250 SMALL T&R | Yes | Call TI | Level-3-260C-168 HR | -40 to 85 | A23Y | | ADS8323Y/250.B | Active | Production | TQFP (PBS) 32 | 250 SMALL T&R | Yes | Call TI | Level-3-260C-168 HR | -40 to 85 | A23Y | | ADS8323Y/2K | Active | Production | TQFP (PBS) 32 | 2000 LARGE T&R | Yes | Call TI | Level-3-260C-168 HR | -40 to 85 | A23Y | | ADS8323Y/2K.B | Active | Production | TQFP (PBS) 32 | 2000 LARGE T&R | Yes | Call TI | Level-3-260C-168 HR | -40 to 85 | A23Y | | ADS8323YB/250 | Active | Production | TQFP (PBS) 32 | 250 SMALL T&R | Yes | Call TI | Level-3-260C-168 HR | -40 to 85 | A23Y | | | | | | | | | | | В | | ADS8323YB/250.B | Active | Production | TQFP (PBS) 32 | 250 SMALL T&R | Yes | Call TI | Level-3-260C-168 HR | -40 to 85 | A23Y | | | | | | | | | | | В | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. #### **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Feb-2023 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ADS8323Y/2K | TQFP | PBS | 32 | 2000 | 330.0 | 16.4 | 7.2 | 7.2 | 1.5 | 12.0 | 16.0 | Q2 | www.ti.com 24-Feb-2023 #### \*All dimensions are nominal | Device | | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |--------|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | | ADS8323Y/2K | TQFP | PBS | 32 | 2000 | 350.0 | 350.0 | 43.0 | | ## PBS (S-PQFP-G32) #### PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. # PBS (S-PQFP-G32) #### PLASTIC QUAD FLATPACK NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - E. Customers should contact their board fabrication site for recommended solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated