ADS131M02 ZHCSLQ4A - JANUARY 2020 - REVISED APRIL 2021 # ADS131M02 2 通道、同步采样、24 位 Δ-Σ ADC # 1 特性 - 2 同步采样差分输入 - 可编程数据速率高达 64kSPS - 可编程增益高达 128 - 噪声性能: - 当增益为 1.4kSPS 时, 动态范围为 102dB - 当增益为 64.4kSPS 时,动态范围为 80dB - 总谐波失真:-100dB - 用于直接传感器连接的高阻抗输入: - 当增益为 1、2 和 4 时, 输入阻抗为 330k Ω - 当增益为8、16、32、64和128时, 输入阻抗为 ≥ 1M Ω - 可编程的通道间相位延迟校准: - 分辨率为 244ns, f<sub>CLKIN</sub> 为 8.192MHz - 电流监测模式可实现超低功耗篡改监测 - 集成的负电荷泵允许输入信号低于接地值 - 通道间串扰:-120dB - 低漂移内部电压基准 - 用于通信和寄存器映射的循环冗余校验器 (CRC) - 2.7V 至 3.6V 模拟和数字电源 - 低功耗: 3V AVDD 和 DVDD 下为 2.3mW - 封装: 20 引脚 TSSOP 或 20 引脚 WQFN - 工作温度范围: 40°C 至 +125°C ## 2 应用 - 电表:商业电表和住宅电表 - 断路器 - 保护继电器 - 电能质量监测仪 - 电池测试设备 - 电池管理系统 # 3 说明 ADS131M02 是一款 two 通道、同步采样、24 位、 Δ- $\Sigma$ 模数转换器 (ADC),具有宽动态范围、低功耗和电 能测量特定功能,因此非常适合电能计量、功率计量和 断路器应用。ADC 输入可以直接连接到电阻分压器网 络或电源变压器来测量电压,或连接到电流互感器、分 流器或 Rogowski 线圈来测量电流。 单独 ADC 通道可以根据传感器输入进行独立配置。低 噪声、可编程增益放大器 (PGA) 提供了从 1 到 128 的 增益,以放大低电平信号。此外,该器件集成了通道间 相位校准、偏移和增益校准寄存器,有助于消除信号链 该器件集成了低漂移、1.2V 基准,减小了印刷电路板 (PCB) 面积。数据输入、数据输出和寄存器映射中可选 的循环冗余校验 (CRC) 可以确保通信完整性。 完整的模拟前端 (AFE) 采用 20 引脚 TSSOP 封装或无 引线 20 引脚 WQFN 封装,额定工业级温度范围为 -40°C 至 +125°C。 # 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | | |-----------|------------|-----------------|--| | ADS131M02 | TSSOP (20) | 6.50mm × 4.40mm | | | ADS131MU2 | WQFN (20) | 3.00mm × 3.00mm | | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 简化版方框图 # **Table of Contents** | <b>1</b> 特性 | 1 | 8.5 Programming | 35 | |--------------------------------------|----|-----------------------------------------|------------------| | 2 应用 | | 8.6 ADS131M02 Registers | 45 | | <br>3 说明 | | 9 Application and Implementation | 66 | | 4 Revision History | | 9.1 Application Information | 66 | | 5 Pin Configuration and Functions | | 9.2 Typical Application | 73 | | S Specifications | | 10 Power Supply Recommendations | 80 | | 6.1 Absolute Maximum Ratings | | 10.1 CAP Pin Behavior | 80 | | 6.2 ESD Ratings | | 10.2 Power-Supply Sequencing | 80 | | 6.3 Recommended Operating Conditions | | 10.3 Power-Supply Decoupling | 80 | | 6.4 Thermal Information | | 11 Layout | | | 6.5 Electrical Characteristics | | 11.1 Layout Guidelines | <mark>8</mark> 1 | | 6.6 Timing Requirements | | 11.2 Layout Example | 82 | | 6.7 Switching Characteristics | | 12 Device and Documentation Support | 83 | | 6.8 Timing Diagrams | | 12.1 Documentation Support | 83 | | 6.9 Typical Characteristics | | 12.2 接收文档更新通知 | 83 | | 7 Parameter Measurement Information | | 12.3 支持资源 | 83 | | 7.1 Noise Measurements | | 12.4 Trademarks | 83 | | B Detailed Description | 17 | 12.5 静电放电警告 | 83 | | 8.1 Overview | | 12.6 术语表 | | | 8.2 Functional Block Diagram | | 13 Mechanical, Packaging, and Orderable | | | 8.3 Feature Description | | Information | 83 | | 8.4 Device Functional Modes | | | | | | | | | 4 Revision History 注:以前版本的页码可能与当前版本的页码不同 | Cr | hanges from Revision * (January 2021) to Revision A (April 2021) | Page | |----|--------------------------------------------------------------------------------------|----------------| | • | 将 PW (TSSOP) 封装从预发布更改为量产数据 | 1 | | • | 将 <i>特性</i> 部分中的最大数据速率从 32kSPS 更改为 64kSPS | 1 | | • | 向 <i>高阻抗输入</i> 要点添加了增益 <b>128</b> | 1 | | • | Corrected analog input pin numbering in Pin Functions table | 3 | | • | Added footnote for Absolute Maximum Ratings table | 4 | | • | Updated maximum data rate for all power modes | 6 | | • | Updated typcial characteristics plots DC CMRR vs AVDD, DC CMRR vs Temperature and Dy | namic Range vs | | | Gain | 10 | | • | Updated description of the test signal derived from the internal reference | 24 | | • | Deleted comments about MOSI, MISO, slave, and master | 35 | | • | Changed Register Map table | 45 | | • | Changed root cause description in <i>Troubleshooting</i> section | 72 | # **5 Pin Configuration and Functions** 图 5-1. RUK Package, 20-Pin WQFN, Top View 图 5-2. PW Package, 20-Pin TSSOP, Top View 表 5-1. Pin Functions | | PIN | | | | |-------------|------|-------|--------------------------------------|---------------------------------------------------------------------------------| | NAME | N | 0. | I/O | DESCRIPTION <sup>(1)</sup> | | NAME | WQFN | TSSOP | | | | AGND | 20 | 2 | Supply | Analog ground | | AIN0N | 2 | 4 | Analog input | Negative analog input 0 | | AIN0P | 1 | 3 | Analog input | Positive analog input 0 | | AIN1N | 3 | 5 | Analog input | Negative analog input 1 | | AIN1P | 4 | 6 | Analog input Positive analog input 1 | | | AVDD | 19 | 1 | Supply | Analog supply. Connect a 1-µF capacitor to AGND. | | CAP | 16 | 18 | Analog output | Digital low-dropout (LDO) regulator output. Connect a 220-nF capacitor to DGND. | | CLKIN | 15 | 17 | Digital input | Master clock input | | CS | 10 | 12 | Digital input | Chip select; active low | | DGND | 17 | 19 | Supply | Digital ground | | DIN | 14 | 16 | Digital input | Serial data input | | DOUT | 13 | 15 | Digital output | Serial data output | | DRDY | 11 | 13 | Digital output | Data ready; active low | | DVDD | 18 | 20 | Supply | Digital I/O supply. Connect a 1-µF capacitor to DGND. | | SCLK | 12 | 14 | Digital input Serial data clock | | | SYNC/RESET | 9 | 11 | Digital input | Conversion synchronization or system reset; active low | | Thermal pad | | _ | _ | Thermal pad; connect to AGND | <sup>(1)</sup> See the *Unused Inputs and Outputs* section for details on how to connect unused pins. # **6 Specifications** # **6.1 Absolute Maximum Ratings** See (1) | | | MIN | MAX | UNIT | |-----------------------|-----------------------------------------------|------------|------------|------| | | AVDD to AGND | - 0.3 | 3.9 | V | | | AGND to DGND | - 0.3 | 0.3 | V | | Power-supply voltage | DVDD to DGND | - 0.3 | 3.9 | V | | | DVDD to DGND, CAP tied to DVDD | - 0.3 | 2.2 | V | | | CAP to DGND | - 0.3 | 2.2 | V | | Analog input voltage | AINxP, AINxN | AGND - 1.6 | AVDD + 0.3 | V | | Digital input voltage | CS, CLKIN, DIN, SCLK, SYNC/RESET | DGND - 0.3 | DVDD + 0.3 | V | | Input current | Continuous, all pins except power-supply pins | - 10 | 10 | mA | | Temperature | Junction, T <sub>J</sub> | | 150 | °C | | Temperature | Storage, T <sub>stg</sub> | - 60 | 150 | C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|-------| | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | | V <sub>(ESD)</sub> | Liectiostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | \ \ \ | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Submit Document Feedback # **6.3 Recommended Operating Conditions** over operating ambient temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | | |----------------------|-----------------------------|-----------------------------------------------------------|---------------------------|-------|-------------------------|------|--| | POWER | SUPPLY | | | | | | | | | | AVDD to AGND, normal operating modes | 2.7 | 3.0 | 3.6 | | | | | Analog power supply | AVDD to AGND, standby and current-detect modes | 2.4 | 3.0 | 3.6 | V | | | | | AGND to DGND | - 0.3 | 0 | 0.3 | | | | | | DVDD to DGND | 2.7 | 3.0 | 3.6 | | | | | Digital power supply | DVDD to DGND, DVDD shorted to CAP (digital LDO bypassed) | 1.65 | 1.8 | 2 | V | | | ANALO | G INPUTS <sup>(1)</sup> | | | | ' | | | | V <sub>AINxP</sub> , | IXN Absolute input voltage | Gain = 1, 2, or 4 | AGND - 1.3 | | AVDD | V | | | $V_{AINxN}$ | | Gain = 8, 16, 32, 64 or 128 | AGND - 1.3 | | AVDD - 1.8 | V | | | V <sub>IN</sub> | Differential input voltage | V <sub>IN</sub> = V <sub>AINxP</sub> - V <sub>AINxN</sub> | - V <sub>REF</sub> / Gain | | V <sub>REF</sub> / Gain | V | | | EXTERN | IAL CLOCK SOURCE | , | | | | | | | | | High-resolution mode | 0.3 | 8.192 | 8.4 | | | | f <sub>CLKIN</sub> | External clock frequency | Low-power mode | 0.3 | 4.096 | 4.15 | MHz | | | | | Very-low-power mode | 0.3 | 2.048 | 2.08 | | | | | Duty cycle | | 40% | 50% | 60% | | | | DIGITAL | INPUTS | | | | | | | | | Input voltage | | DGND | | DVDD | V | | | TEMPER | RATURE RANGE | | | | | | | | T <sub>A</sub> | Operating ambient temperatu | re | - 40 | | 125 | °C | | <sup>(1)</sup> The subscript "x" signifies the channel. For example, the positive analog input to channel 0 is named AIN0P. See the *Pin Configurations and Functions* section for the pin names. ## **6.4 Thermal Information** | | | ADS1: | | | |------------------------|----------------------------------------------|------------|------------|------| | | THERMAL METRIC (1) | RUK (WQFN) | PW (TSSOP) | UNIT | | | | 20 PINS | 20 PINS | | | R <sub>0 JA</sub> | Junction-to-ambient thermal resistance | 94.1 | 94.9 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 58.1 | 34.9 | °C/W | | R <sub>0 JB</sub> | Junction-to-board thermal resistance | 64.3 | 46.4 | °C/W | | ΨJT | Junction-to-top characterization parameter | 31.8 | 2.7 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 58.0 | 46.0 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 5.9 | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## **6.5 Electrical Characteristics** minimum and maximum specifications apply from $T_A = -40^{\circ}\text{C}$ to +125°C; typical specifications are at $T_A = 25^{\circ}\text{C}$ ; all specifications are at AVDD = 3 V, DVDD = 3 V, $f_{\text{CLKIN}} = 8.192$ MHz, data rate = 4 kSPS, all channels enabled, global-chop mode disabled and gain = 1 (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |-------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------|-----|------------------|--| | ANALO | G INPUTS | | | | | | | | | Input bias current | Gain = 1, 2, or 4, V <sub>INP</sub> = V <sub>INN</sub> = 0 V,<br>I <sub>B</sub> = (I <sub>BP</sub> + I <sub>BN</sub> ) / 2 | | 0.6 | | | | | В | Input bias current | Gain = 8, 16, 32, 64 or 128, V <sub>INP</sub> = V <sub>INN</sub> = 0 V, I <sub>B</sub> = (I <sub>BP</sub> + I <sub>BN</sub> ) / 2 | | 0.2 | | μA | | | 7 | Differential input impedance | Gain = 1, 2, or 4 | | 300 | | kΩ | | | Z <sub>in</sub> | Differential input impedance | Gain = 8, 16, 32, 64, or 128 | | ±1 <sup>(1)</sup> | | μA/V | | | ADC CH | IARACTERISTICS | | | | • | | | | | Resolution | | 24 | | | Bits | | | | Gain settings | | 1, 2, 4, 8, | 16, 32, 64, 128 | | | | | | | High-resolution mode, f <sub>CLKIN</sub> = 8.192 MHz | 250 | | 64k | | | | f <sub>DATA</sub> | Data rate | Low-power mode, f <sub>CLKIN</sub> = 4.096 MHz | 125 | | 32k | SPS | | | | | Very-low-power mode, f <sub>CLKIN</sub> = 2.048 MHz | 62.5 | | 16k | | | | | Startup time | Measured from supplies at 90% to first DRDY falling edge 0.5 | | | ms | | | | ADC PE | RFORMANCE | | | | | | | | INL | Integral nonlinearity (best fit) | | | 6 | | ppm o<br>FSR | | | | | | | ±175 | | μV | | | | Offset error (input referred) | Global-chop mode, channel 0 | | ±35 | | | | | | | Global-chop mode, channels 1-3 | | ±15 | | | | | | Offset drift | | | 300 | | nV/°C | | | | Oliset driit | Global-chop mode | | 200 | | 1107 | | | | Offset error time drift | 1000 hours at 85°C, TSSOP package | | 4 | | 11 V | | | | Oliset error time drift | 1000 hours at 85°C, QFN package | | 4 | | μV | | | | Gain error | | | ±0.1% | | | | | | Gain drift | | | 1 | | ppm/° | | | | Gain unit | Including internal reference | | 8.5 | | ppiii/ | | | | Gain error time drift | 1000 hours at 85°C, TSSOP package | | 400 | | nnm | | | | Gain entor time drift | 1000 hours at 85°C, QFN package | | 120 | | ppm | | | CMRR | Common-mode rejection ratio | At dc | | 100 | | dB | | | OIVIIXIX | Common-mode rejection ratio | f <sub>CM</sub> = 50 Hz or 60 Hz | | 94 | | uБ | | | | | AVDD at dc | | 75 | | | | | PSRR | Power-supply rejection ratio | DVDD at dc | | 88 | | dB | | | FOININ | Power-supply rejection ratio | AVDD supply, f <sub>PS</sub> = 50 Hz or 60 Hz | | 78 | | uБ | | | | | DVDD supply, f <sub>PS</sub> = 50 Hz or 60 Hz | | 85 | | | | | | Input-referred noise | | | 5.35 | | 11\/ | | | | Imput-referred noise | During fast-startup | | 55.0 | | μV <sub>RM</sub> | | | | | Gain = 1 | 99 | 102 | | dB | | | | Dynamic range | Gain = 64 | | 80 | | uБ | | | | | All other gain settings | See | 表 7-1 | | | | | | Crosstalk | f <sub>IN</sub> = 50 Hz or 60 Hz | | - 120 | | dB | | | CNID | Signal to paigeti- | f <sub>IN</sub> = 50 Hz or 60 Hz, gain = 1, V <sub>IN</sub> = -0.5 dBFS, normalized | | 100 | | <b>ال</b> | | | SNR | Signal-to-noise ratio | f <sub>IN</sub> = 50 Hz or 60 Hz, gain = 64, V <sub>IN</sub> = -0.5 dBFS, normalized | | 79 | | dB | | | THD | Total harmonic distortion | $f_{IN}$ = 50 Hz or 60 Hz (up to 50 harmonics),<br>$V_{IN}$ = - 0.5 dBFS | | - 100 | | dB | | # **6.5 Electrical Characteristics (continued)** minimum and maximum specifications apply from $T_A = -40^{\circ}\text{C}$ to +125°C; typical specifications are at $T_A = 25^{\circ}\text{C}$ ; all specifications are at AVDD = 3 V, DVDD = 3 V, $f_{\text{CLKIN}} = 8.192$ MHz, data rate = 4 kSPS, all channels enabled, global-chop mode disabled and gain = 1 (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|---------------------------------------|----------------------------------------------------------------------------------------|----------|-------|----------|--------| | SFDR | Spurious-free dynamic range | $f_{\text{IN}}$ = 50 Hz or 60 Hz (up to 50 harmonics),<br>$V_{\text{IN}}$ = - 0.5 dBFS | | 105 | | dB | | INTERN | AL VOLTAGE REFERENCE | | | | | | | $V_{REF}$ | Internal reference voltage | | | 1.2 | | V | | | Accuracy | T <sub>A</sub> = 25°C | | ±0.1% | | | | | Temperature drift | | | 7.5 | 20 | ppm/°C | | DIGITAL | . INPUTS/OUTPUTS | | - | | | | | V <sub>IL</sub> | Logic input level, low | | DGND | | 0.2 DVDD | V | | V <sub>IH</sub> | Logic input level, high | | 0.8 DVDD | | DVDD | V | | V <sub>OL</sub> | Logic output level, low | I <sub>OL</sub> = - 1 mA | | | 0.2 DVDD | V | | V <sub>OH</sub> | Logic output level, high | I <sub>OH</sub> = 1 mA | 0.8 DVDD | | | V | | I <sub>IN</sub> | Input current | DGND < V <sub>Digital Input</sub> < DVDD | - 1 | | 1 | μA | | POWER | SUPPLY | - | | | | | | | | High-resolution mode | | 1.8 | 2.15 | - mA | | | | Low-power mode | | 1.0 | 1.15 | | | I <sub>AVDD</sub> | Analog supply current | Very-low-power mode | | 0.57 | 0.75 | | | | | Current-detect mode | | 0.55 | | | | | | Standby mode | | 0.3 | | μA | | | | High-resolution mode | | 0.27 | 0.35 | | | | | Low-power mode | | 0.14 | 0.19 | | | $I_{DVDD}$ | Digital supply current <sup>(2)</sup> | Very-low-power mode | | 0.08 | 0.12 | mA | | | | Current-detect mode | | 0.05 | | | | | | Standby mode | | 1 | | uA | | | | High-resolution mode | | 6.2 | | | | | | Low-power mode | | 3.4 | | mW | | $P_D$ | Power dissipation | Very-low-power mode | | 1.9 | | IIIVV | | | | Current-detect mode | | 1.8 | | | | | | Standby mode | | 3.9 | | μW | <sup>(1)</sup> Specified in µA/V because current can flow either into or out of the input pin. <sup>(2)</sup> Currents measured with SPI idle. # 6.6 Timing Requirements over operating ambient temperature range, DOUT load: 20 pF || 100 k $\Omega$ (unless otherwise noted) | | | MIN | MAX | UNIT | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------|------|--------------------|--| | 1.65 V ≤ DVDD ≤ 2.0 V $t_{w(CLH)}$ Pulse duration, CLKIN high 49 $t_{w(CLL)}$ Pulse duration, CLKIN low 49 $t_{c(SC)}$ SCLK period 64 $t_{w(SCL)}$ Pulse duration, SCLK low 32 $t_{w(SCL)}$ Pulse duration, SCLK high 32 $t_{d(CSSC)}$ Delay time, first SCLK rising edge after $\overline{CS}$ falling edge 16 $t_{d(SCSC)}$ Delay time, $\overline{CS}$ rising edge after final SCLK falling edge 10 $t_{w(CSH)}$ Pulse duration, $\overline{CS}$ high 20 $t_{w(CSH)}$ Pulse duration, $\overline{CS}$ high 20 $t_{w(CSH)}$ Pulse duration, $\overline{CS}$ high edge 5 $t_{w(DI)}$ Hold time, DIN valid after SCLK falling edge 8 $t_{w(RSL)}$ Pulse duration, $\overline{SYNC/RESET}$ low to generate device reset 2048 t $t_{w(SYL)}$ Pulse duration, $\overline{SYNC/RESET}$ valid before CLKIN rising edge 10 2047 t $t_{w(CLH)}$ Pulse duration, CLKIN low 49 49 $t_{w(CLH)}$ Pulse duration, CLKIN high 49 | | | | | | | t <sub>w(CLH)</sub> | Pulse duration, CLKIN high | 49 | | ns | | | t <sub>w(CLL)</sub> | Pulse duration, CLKIN low | 49 | | ns | | | t <sub>c(SC)</sub> | SCLK period | 64 | | ns | | | t <sub>w(SCL)</sub> | Pulse duration, SCLK low | 32 | | ns | | | t <sub>w(SCH)</sub> | Pulse duration, SCLK high | 32 | | ns | | | t <sub>d(CSSC)</sub> | Delay time, first SCLK rising edge after CS falling edge | 16 | | ns | | | t <sub>d(SCCS)</sub> | Delay time, CS rising edge after final SCLK falling edge | 10 | | ns | | | t <sub>w(CSH)</sub> | Pulse duration, CS high | 20 | | ns | | | t <sub>su(DI)</sub> | Setup time, DIN valid before SCLK falling egde | 5 | | ns | | | t <sub>h(DI)</sub> | Hold time, DIN valid after SCLK falling edge | 8 | | ns | | | t <sub>w(RSL)</sub> | Pulse duration, SYNC/RESET low to generate device reset | 2048 | | t <sub>CLKIN</sub> | | | t <sub>w(SYL)</sub> | Pulse duration, SYNC/RESET low for synchronization | 1 | 2047 | t <sub>CLKIN</sub> | | | t <sub>su(SY)</sub> | Setup time, SYNC/RESET valid before CLKIN rising edge | 10 | | ns | | | 2.7 V ≤ I | DVDD ≤ 3.6 V | · | | | | | t <sub>w(CLL)</sub> | Pulse duration, CLKIN low | 49 | | ns | | | t <sub>w(CLH)</sub> | Pulse duration, CLKIN high | 49 | | ns | | | t <sub>c(SC)</sub> | SCLK period | 40 | | ns | | | t <sub>w(SCL)</sub> | Pulse duration, SCLK low | 20 | | ns | | | t <sub>w(SCH)</sub> | Pulse duration, SCLK high | 20 | | ns | | | t <sub>d(CSSC)</sub> | Delay time, first SCLK rising edge after CS falling edge | 16 | | ns | | | t <sub>d(SCCS)</sub> | Delay time, CS rising edge after final SCLK falling edge | 10 | | ns | | | t <sub>w(CSH)</sub> | Pulse duration, CS high | 15 | | ns | | | t <sub>su(DI)</sub> | Setup time, DIN valid before SCLK falling egde | 5 | | ns | | | t <sub>h(DI)</sub> | Hold time, DIN valid after SCLK falling edge | 8 | | ns | | | t <sub>w(RSL)</sub> | Pulse duration, SYNC/RESET low to generate device reset | 2048 | | t <sub>CLKIN</sub> | | | t <sub>w(SYL)</sub> | Pulse duration, SYNC/RESET low for synchronization | 1 | 2047 | t <sub>CLKIN</sub> | | | t <sub>su(SY)</sub> | Setup time, SYNC/RESET valid before CLKIN rising edge | 10 | | ns | | # **6.7 Switching Characteristics** over operating ambient temperature range, DOUT load: 20 pF $\parallel$ 100 k $\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------|-------|-----|-----|--------------------| | 1.65 V ≤ | DVDD ≤ 2.0 V | | | | | | | t <sub>p(CSDO)</sub> | Propagation delay time, CS falling edge to DOUT driven | | | | 50 | ns | | t <sub>p(SCDO)</sub> | Progapation delay time, SCLK rising edge to valid new DOUT | | | | 32 | ns | | t <sub>p(CSDOZ)</sub> | Propagation delay time, $\overline{\text{CS}}$ rising edge to DOUT high impedance | | | | 75 | ns | | t <sub>w(DRH)</sub> | Pulse duration, DRDY high | | | 4 | | t <sub>CLKIN</sub> | | t <sub>w(DRL)</sub> | Pulse duration, DRDY low | | | 4 | | t <sub>CLKIN</sub> | | | SPI timeout | | 32768 | | | t <sub>CLKIN</sub> | | t <sub>POR</sub> | Power-on-reset time | Measured from supplies at 90% to first DRDY rising edge | | 250 | | μs | | t <sub>REGACQ</sub> | Register default acquisition time | | | 5 | | μs | Submit Document Feedback # **6.7 Switching Characteristics (continued)** over operating ambient temperature range, DOUT load: 20 pF || 100 kΩ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------|-------|-----|-----|--------------------| | 2.7 V ≤ D | VDD ≤ 3.6 V | | | | | | | t <sub>p(CSDO)</sub> | Propagation delay time, $\overline{\text{CS}}$ falling edge to DOUT driven | | | | 50 | ns | | t <sub>p(SCDO)</sub> | Progapation delay time, SCLK rising edge to valid new DOUT | | | | 20 | ns | | t <sub>p(CSDOZ)</sub> | Propagation delay time, $\overline{\text{CS}}$ rising edge to DOUT high impedance | | | | 75 | ns | | t <sub>w(DRH)</sub> | Pulse duration, DRDY high | | | 4 | | t <sub>CLKIN</sub> | | t <sub>w(DRL)</sub> | Pulse duration, DRDY low | | | 4 | | t <sub>CLKIN</sub> | | | SPI timeout | | 32768 | | | t <sub>CLKIN</sub> | | t <sub>POR</sub> | Power-on-reset time | Measured from supplies at 90% to first DRDY rising edge | | 250 | | μs | | t <sub>REGACQ</sub> | Register default acquisition time | | | 5 | | μs | # **6.8 Timing Diagrams** SPI settings are CPOL = 0 and CPHA = 1. $\overline{\text{CS}}$ transitions must take place when SCLK is low. ## 图 6-1. SPI Timing Diagram 图 6-2. SYNC/RESET Timing Requirements 图 6-3. Power-On-Reset Timing # **6.9 Typical Characteristics** ## 7 Parameter Measurement Information #### 7.1 Noise Measurements Adjust the data rate and gain to optimize the ADS131M02 noise performance. When averaging is increased by reducing the data rate, noise drops correspondingly. 表 7-1 summarizes the ADS131M02 noise performance using the 1.2-V internal reference and a 3.0-V analog power supply. The data are representative of typical noise performance at $T_A$ = 25°C when $f_{CLKIN}$ = 8.192 MHz. The modulator clock frequency $f_{MOD}$ = $f_{CLKIN}$ / 2. The data shown are typical input-referred noise results with the analog inputs shorted together and taking an average of multiple readings across all channels. A minimum 1 second of consecutive readings are used to calculate the RMS noise for each reading. 表 7-2 shows the dynamic range and effective resolution calculated from the noise data. 方程式 1 calculates dynamic range. 方程式 2 calculates effective resolution. In each case, $V_{REF}$ corresponds to the internal 1.2-V reference. In global-chop mode, noise is improved by a factor of $\sqrt{2}$ . The noise performance scales with the OSR and gain settings, but is independent from the configured power mode. Thus, the device exhibits the same noise performance in different power modes when selecting the same OSR and gain settings. However, the data rate at the OSR settings scales based on the applied clock frequency for the different power modes. Dynamic Range = $$20 \times log \left( \frac{V_{REF}}{\sqrt{2} \times Gain \times V_{RMS}} \right)$$ (1) Effective Resolution = $$log_2 \left( \frac{2 \times V_{REF}}{Gain \times V_{RMS}} \right)$$ (2) 表 7-1. Noise ( $\mu V_{RMS}$ ) at $T_A = 25$ °C | | W. H. Harana (M. King) at I. A. 200 | | | | | | | | | |-------|-------------------------------------|-------|-------|-------|-------|------|------|------|------| | OSR | DATA RATE (kSPS), | GAIN | | | | | | | | | OSK | f <sub>CLKIN</sub> = 8.192 MHz | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | 16384 | 0.25 | 1.90 | 1.69 | 1.56 | 0.95 | 0.64 | 0.42 | 0.42 | 0.42 | | 8192 | 0.5 | 2.39 | 2.13 | 2.13 | 1.29 | 0.86 | 0.57 | 0.57 | 0.57 | | 4096 | 1 | 3.38 | 2.99 | 2.88 | 1.74 | 1.17 | 0.77 | 0.77 | 0.77 | | 2048 | 2 | 4.25 | 3.91 | 3.79 | 2.27 | 1.52 | 1.00 | 1.00 | 1.00 | | 1024 | 4 | 5.35 | 4.68 | 4.52 | 2.70 | 1.82 | 1.20 | 1.20 | 1.20 | | 512 | 8 | 7.56 | 6.62 | 6.37 | 3.82 | 2.55 | 1.69 | 1.69 | 1.69 | | 256 | 16 | 10.68 | 9.56 | 9.09 | 5.42 | 3.63 | 2.39 | 2.39 | 2.40 | | 128 | 32 | 21.31 | 15.26 | 13.52 | 7.89 | 5.21 | 3.41 | 3.42 | 3.42 | | 64 | 64 | 75.34 | 41.63 | 26.84 | 14.59 | 8.9 | 5.57 | 5.58 | 5.58 | 表 7-2. Dynamic Range (Effective Resolution) at $T_A$ = 25°C | OSR | DATA RATE (kSPS), | GAIN | | | | | | | | |-------|--------------------------------|------------|------------|------------|------------|-----------|-----------|-----------|-----------| | OSK | f <sub>CLKIN</sub> = 8.192 MHz | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | 16384 | 0.25 | 113 (20.3) | 108 (19.4) | 103 (18.6) | 101 (18.3) | 98 (17.8) | 96 (17.5) | 90 (16.5) | 84 (15.4) | | 8192 | 0.5 | 111 (19.9) | 106 (19.1) | 100 (18.1) | 98 (17.8) | 96 (17.4) | 93 (17.0) | 87 (16.0) | 81 (15.0) | | 4096 | 1 | 108 (19.4) | 103 (18.6) | 97 (17.7) | 96 (17.4) | 93 (17.0) | 91 (16.6) | 85 (15.6) | 79 (14.6) | | 2048 | 2 | 106 (19.1) | 101 (18.2) | 95 (17.3) | 93 (17.0) | 91 (16.6) | 88 (16.2) | 82 (15.2) | 76 (14.2) | | 1024 | 4 | 104 (18.8) | 99 (18.0) | 93 (17.0) | 92 (16.8) | 89 (16.3) | 87 (15.9) | 81 (14.9) | 75 (13.9) | | 512 | 8 | 101 (18.3) | 96 (17.5) | 90 (16.5) | 89 (16.3) | 86 (15.8) | 84 (15.4) | 78 (14.4) | 72 (13.4) | | 256 | 16 | 98 (17.8) | 93 (16.9) | 87 (16.0) | 86 (15.8) | 83 (15.3) | 81 (14.9) | 75 (13.9) | 69 (12.9) | | 128 | 32 | 92 (16.8) | 89 (16.3) | 84 (15.4) | 83 (15.2) | 80 (14.8) | 78 (14.4) | 72 (13.4) | 65 (12.4) | Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback # 表 7-2. Dynamic Range (Effective Resolution) at $T_A$ = 25°C (continued) | OSR | DATA RATE (kSPS), | GAIN | | | | | | | | |-----|--------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | OSK | f <sub>CLKIN</sub> = 8.192 MHz | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | 64 | 64 | 81 (15.0) | 80 (14.8) | 78 (14.4) | 77 (14.3) | 75 (14.0) | 74 (13.7) | 68 (12.7) | 62 (11.7) | # 8 Detailed Description ## 8.1 Overview The ADS131M02 is a low-power, two-channel, simultaneously sampling, 24-bit, delta-sigma ( $\Delta \Sigma$ ) analog-to-digital converter (ADC) with a low-drift internal reference voltage. The dynamic range, size, feature set, and power consumption are optimized for cost-sensitive applications requiring simultaneous sampling. The ADS131M02 requires both analog and digital supplies. The analog power supply (AVDD - AGND) can operate between 2.7 V and 3.6 V. An integrated negative charge pump allows absolute input voltages as low as 1.3 V below AGND, which enables measurements of input signals varying around ground with a single-ended power supply. The digital power supply (DVDD - DGND) accepts both 1.8-V and 3.3-V supplies. The device features a programmable gain amplifier (PGA) with gains up to 128. An integrated input precharge buffer enabled at gains greater than 4 ensures high input impedance at high PGA gain settings. The ADC receives its reference voltage from an integrated 1.2-V reference. The device allows differential input voltages as large as the reference. Three power-scaling modes allow designers to trade power consumption for ADC dynamic range. Each channel on the ADS131M02 contains a digital decimation filter that demodulates the output of the $\Delta$ $\Sigma$ modulators. The filter enables data rates as high as 32 kSPS per channel in high-resolution mode. The relative phase of the samples can be configured between channels, thus enabling an accurate compensation for the sensor phase response. Offset and gain calibration registers can be programmed to automatically adjust output samples for measured offset and gain errors. The *Functional Block Diagram* provides a detailed diagram of the ADS131M02. The device communicates via a serial programming interface (SPI)-compatible interface. Several SPI commands and internal registers control the operation of the ADS131M02. Other devices can be added to the same SPI bus by adding discrete $\overline{CS}$ control lines. The $\overline{SYNC}/\overline{RESET}$ pin can be used to synchronize conversions between multiple ADS131M02 devices as well as to maintain synchronization with external events. ## 8.2 Functional Block Diagram #### 8.3 Feature Description ## 8.3.1 Input ESD Protection Circuitry Basic electrostatic discharge (ESD) circuitry protects the ADS131M02 inputs from ESD and overvoltage events in conjunction with external circuits and assemblies. 8 8-1 depicts a simplified representation of the ESD circuit. The protection for input voltages exceeding AVDD can be modeled as a simple diode. 图 8-1. Input ESD Protection Circuitry The ADS131M02 has an integrated negative charge pump that allows for input voltages below AGND with a unipolar supply. Consequently, shunt diodes between the inputs and AGND cannot be used to clamp excessive negative input voltages. Instead, the same diode that clamps overvoltage is used to clamp undervoltage at its reverse breakdown voltage. Take care to prevent input voltages or currents from exceeding the limits provided in the *Absolute Maximum Ratings* table. ## 8.3.2 Input Multiplexer Each channel of the ADS131M02 has a dedicated input multiplexer. The multiplexer controls which signals are routed to the ADC channels. Configure the input multiplexer using the MUXn[1:0] bits in the CHn\_CFG register. The input multiplexer allows the following inputs to be connected to the ADC channel: - · The analog input pins corresponding to the given channel - · AGND, which is helpful for offset calibration - · Positive DC test signal - · Negative DC test signal See the *Internal Test Signals* section for more information about the test signals. 🛭 8-2 shows a diagram of the input multiplexer on the ADS131M02. 图 8-2. Input Multiplexer ## 8.3.3 Programmable Gain Amplifier (PGA) Each channel of the ADS131M02 features an integrated programmable gain amplifier (PGA) that provides gains of 1, 2, 4, 8, 16, 32, 64, and 128. The gains for all channels are individually controlled by the PGAGAINn bits for each channel in the GAIN1 register. Submit Document Feedback Varying the PGA gain scales the differential full-scale input voltage range (FSR) of the ADC. 方程式 3 describes the relationship between FSR and gain. 方程式 3 uses the internal reference voltage, 1.2 V, as the scaling factor without accounting for gain error caused by tolerance in the reference voltage. $$FSR = \pm 1.2 \text{ V/ Gain} \tag{3}$$ 表 8-1 shows the corresponding full-scale ranges for each gain setting. 128 | ,, , , , , , , , , , , , , , , , , , , , | | | | | | |------------------------------------------|-----------|--|--|--|--| | GAIN SETTING | FSR | | | | | | 1 | ±1.2 V | | | | | | 2 | ±600 mV | | | | | | 4 | ±300 mV | | | | | | 8 | ±150 mV | | | | | | 16 | ±75 mV | | | | | | 32 | ±37.5 mV | | | | | | 64 | ±18.75 mV | | | | | 表 8-1. Full-Scale Range The input impedance of the PGA dominates the input impedance characteristics of the ADS131M02. The PGA input impedance for gain settings up to 4 behaves according to 方程式 4 without accounting for device tolerance and change over temperature. Minimize the output impedance of the circuit that drives the ADS131M02 inputs to obtain the best possible gain error, INL, and distortion performance. ±9.375 mV $$330 \text{ k} \Omega \times 4.096 \text{ MHz} / f_{\text{MOD}} \tag{4}$$ #### where: • $f_{MOD}$ is the $\Delta$ $\Sigma$ modulator frequency, $f_{CLKIN}$ / 2 The device uses an input precharge buffer for PGA gain settings of 8 and higher. The input impedance at these gain settings is very high. Specifying the input bias current for these gain settings is therefore more useful. A plot of input bias current for the high gain settings is provided in 8 6-5. #### 8.3.4 Voltage Reference The ADS131M02 uses an internally-generated, low-drift, band-gap voltage to supply the reference for the ADC. The reference has a nominal voltage of 1.2 V, allowing the differential input voltage to swing from - 1.2 V to 1.2 V. The reference circuitry starts up very quickly to accommodate the fast-startup feature of this device. The device waits until after the reference circuitry is fully settled before generating conversion data. ## 8.3.5 Clocking and Power Modes An LVCMOS clock must be provided at the CLKIN pin continuously when the ADS131M02 is running in normal operation. The frequency of the clock can be scaled in conjunction with the power mode to provide a tradeoff between power consumption and dynamic range. The PWR[1:0] bits in the CLOCK register allow the device to be configured in one of three power modes: high-resolution (HR) mode, low-power (LP) mode, and very low-power (VLP) mode. Changing the PWR[1:0] bits scales the internal bias currents to achieve the expected power levels. The external clock frequency must follow the guidance provided in the *Recommended Operating Conditions* table corresponding to the intended power mode in order for the device to perform according to the specification. ## 8.3.6 $\Delta \Sigma$ Modulator The ADS131M02 uses a delta-sigma ( $\Delta \Sigma$ ) modulator to convert the analog input voltage to a one's density modulated digital bit-stream. The $\Delta \Sigma$ modulator oversamples the input voltage at a frequency many times greater than the output data rate. The modulator frequency, $f_{MOD}$ , of the ADS131M02 is equal to half the master clock frequency, that is, $f_{MOD} = f_{CLKIN} / 2$ . The output of the modulator is fed back to the modulator input through a digital-to-analog converter (DAC) as a means of error correction. This feedback mechanism shapes the modulator quantization noise in the frequency domain to make the noise more dense at higher frequencies and less dense in the band of interest. The digital decimation filter following the $\Delta$ $\Sigma$ modulator significantly attenuates the out-of-band modulator quantization noise, allowing the device to provide excellent dynamic range. ## 8.3.7 Digital Filter The $\Delta$ $\Sigma$ modulator bit-stream feeds into a digital filter. The digital filter is a linear phase, finite impulse response (FIR), low-pass sinc-type filter that attenuates the out-of-band quantization noise of the $\Delta$ $\Sigma$ modulator. The digital filter demodulates the output of the $\Delta$ $\Sigma$ modulator by averaging. The data passing through the filter is decimated and downsampled, to reduce the rate at which data come out of the modulator (f<sub>MOD</sub>) to the output data rate (f<sub>DATA</sub>). The decimation factor is defined as per $\hbar$ 3 and is called the *oversampling ratio* (*OSR*). $$OSR = f_{MOD} / f_{DATA}$$ (5) The OSR is configurable and set by the OSR[2:0] bits in the CLOCK register. In addition, the TBM bit in the CLOCK registers can be used to enable an even lower OSR setting of 64 for highest speed application. There are nine OSR settings in the ADS131M02, allowing nine different data rate settings for any given master clock frequency. 表 8-2 lists the OSR settings and their corresponding output data rates for the nominal CLKIN frequencies mentioned. The OSR determines the amount of averaging of the modulator output in the digital filter and therefore also the filter bandwidth. The filter bandwidth directly affects the noise performance of the ADC because lower bandwidth results in lower noise whereas higher bandwidth results in higher noise. See 表 7-1 for the noise specifications for various OSR settings. 表 8-2. OSR Settings and Data Rates for Nominal Master Clock Frequencies | POWER MODE | NOMINAL MASTER CLOCK<br>FREQUENCY | f <sub>MOD</sub> | OSR | OUTPUT DATA RATE | |------------|-----------------------------------|------------------|-------|------------------| | | | | 64 | 32 kSPS | | | | | 128 | 32 kSPS | | | | | 256 | 16 kSPS | | | | | 512 | 8 kSPS | | HR | 8.192 MHz | 4.096 MHz | 1024 | 4 kSPS | | | | | 2048 | 2 kSPS | | | | | 4096 | 1 kSPS | | | | | 8192 | 500 SPS | | | | | 16384 | 250 SPS | | | | | 64 | 32 kSPS | | | | | 128 | 16 kSPS | | | | | 256 | 8 kSPS | | | | | 512 | 4 kSPS | | LP | 4.096 MHz | 2.048 MHz | 1024 | 2 kSPS | | | | | 2048 | 1 kSPS | | | | | 4096 | 500 SPS | | | | | 8192 | 250 SPS | | | | | 16384 | 125 SPS | | | | | 64 | 16 kSPS | | | | | 128 | 8 kSPS | | | | | 256 | 4 kSPS | | | | | 512 | 2 kSPS | | VLP | 2.048 MHz | 1.024 MHz | 1024 | 1 kSPS | | | | | 2048 | 500 SPS | | | | | 4096 | 250 SPS | | | | | 8192 | 125 SPS | | | | | 16384 | 62.5 SPS | # 8.3.7.1 Digital Filter Implementation 8-3 shows the digital filter implementation of the ADS131M02. The modulator bit-stream feeds two parallel filter paths, a sinc³ filter, and a fast-settling filter path. 图 8-3. Digital Filter Implementation #### 8.3.7.1.1 Fast-Settling Filter At power-up or after a device reset, the ADS131M02 selects the fast-settling filter to allow for settled output data generation with minimal latency. The fast-settling filter has the characteristic of a first-order sinc filter (sinc<sup>1</sup>). After two conversions, the device switches to and remains in the sinc<sup>3</sup> filter path until the next time the device is reset or powered cycled. The fast-settling filter exhibits wider bandwidth and less stop-band attenuation than the sinc<sup>3</sup> filter. Consequently, the noise performance when using the fast-settling filter is not as high as with the sinc<sup>3</sup> filter. The first two samples available from the ADS131M02 after a supply ramp or reset have the noise performance and frequency response corresponding to the fast-settling filter as specified in the *Electrical Characteristics* table, whereas subsequent samples have the noise performance and frequency response consistent with the sinc<sup>3</sup> filter. See the *Fast Startup Behavior* section for more details regarding the fast startup capabilities of the ADS131M02. ## 8.3.7.1.2 SINC3 and SINC3 + SINC1 Filter The ADS131M02 selects the sinc<sup>3</sup> filter path two conversion after power-up or device reset. For OSR settings of 64 to 1024 the sinc<sup>3</sup> filter output directly feeds into the global-chop and calibration logic. For OSR settings of 2048 and higher the sinc<sup>3</sup> filter is followed by a sinc<sup>1</sup> filter. As shown in $\frac{1}{8}$ 8-3, the sinc<sup>3</sup> filter operates at a fixed OSR of 1024 in this case while the sinc<sup>1</sup> filter implements the additional OSRs of 2 to 16. That means when an OSR of 4096 (for example) is selected, the sinc<sup>3</sup> filter operates at an OSR of 1024 and the sinc<sup>1</sup> filter at an OSR of 4. The filter has infinite attenuation at integer multiples of the data rate except for integer multiples of $f_{MOD}$ . Like all digital filters, the digital filter response of the ADS131M02 repeats at integer multiples of the modulator frequency, $f_{MOD}$ . The data rate and filter notch frequencies scale with $f_{MOD}$ . When possible, plan frequencies for unrelated periodic processes in the application for integer multiples of the data rate such that any parasitic effect they have on data acquisition is effectively cancelled by the notches of the digital filter. Avoid frequencies near integer multiples of f<sub>MOD</sub> whenever possible because tones in these bands can alias to the band of interest. The $sinc^3$ and $sinc^3 + sinc^1$ filters for a given channel require time to settle after a channel is enabled, the channel multiplexer or gain setting is changed, or a resynchronization event occurs. See the *Synchronization* section for more details on resynchronization. $\frac{1}{8}$ 8-3 lists the settling times of the $sinc^3$ and $sinc^3 + sinc^1$ filters for each OSR setting. The ADS131M02 does not gate unsettled data. Therefore, the host must account for the filter settling time and disregard unsettled data if any are read. The data at the next $\overline{DRDY}$ falling edge after the filter settling time listed in $\frac{1}{8}$ 8-3 has expired can be considered fully settled. | 2 of Bigitar i neor otartap i inico 7 iter i ottor op or recognementation | | | | | | | | |---------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | OSR (SINC <sup>3</sup> ) | OSR (SINC <sup>1</sup> ) | SETTLING TIME (t <sub>CLKIN</sub> ) | | | | | | | 64 | N/A | 728 | | | | | | | 128 | N/A | 856 | | | | | | | 256 | N/A | 1112 | | | | | | | 512 | N/A | 1624 | | | | | | | 1024 | N/A | 2648 | | | | | | | 1024 | 2 | 4696 | | | | | | | 1024 | 4 | 8792 | | | | | | | 1024 | 8 | 16984 | | | | | | | 1024 | 16 | 33368 | | | | | | | | OSR (SINC³) 64 128 256 512 1024 1024 1024 1024 | OSR (SINC³) OSR (SINC¹) 64 N/A 128 N/A 256 N/A 512 N/A 1024 N/A 1024 2 1024 4 1024 8 | | | | | | 表 8-3. Digital Filter Startup Times After Power-Up or Resynchronization Submit Document Feedback ## 8.3.7.2 Digital Filter Characteristic 方程式 6 calculates the z-domain transfer function of a sinc<sup>3</sup> filter that is used for OSRs of 1024 and lower. $$|H(z)| = \left| \frac{1 - Z^{-N}}{N(1 - Z^{-1})} \right|^{3}$$ (6) where N is the OSR. 方程式 7 calculates the transfer function of a sinc<sup>3</sup> filter in terms of the continuous-time frequency parameter f. $$H(f) = \left| \frac{\sin\left(\frac{N\pi f}{f_{MOD}}\right)}{N \times \sin\left(\frac{\pi f}{f_{MOD}}\right)} \right|^{3}$$ (7) where N is the OSR. 图 8-4 through 图 8-7 show the digital filter response of the fast-settling filter and the sinc³ filter for OSRs of 1024 and lower. 图 8-6 and 图 8-7 show the digital filter response of the sinc³ + sinc¹ filter for an OSR of 4096. #### 8.3.8 DC Block Filter The ADS131M02 includes an optional high-pass filter to eliminate any systematic offset or low-frequency noise. The filter is enabled by writing any value in the DCBLOCK[3:0] bits in the CD TH LSB register besides 0h. The DC block filter can be enabled and disabled on a channel-by-channel basis by the DCBLKn DIS bit in the CHn CFG register for each respective channel. 8-8 shows the topology of the DC block filter. Coefficient a represents a register configurable value that configures the cutoff frequency of the filter. The cutoff frequency is configured using the DCBLOCK[3:0] bits in the CD\_TH\_LSB register. 表 8-4 describes the characteristics of the filter for various DCBLOCK[3:0] settings. The data provided in 表 8-4 is provided for an 8.192-MHz CLKIN frequency and a 4-kSPS data rate. The frequency response of the filter response scales directly with the frequency of CLKIN and the data rate. 图 8-8. DC Block Filter Topology | ₹ 0-4. DO BIOCK I little Characteristics | | | | | | | | | |------------------------------------------|---------------|--------------------------|-------------|---------------------------|--------------|---------------|--|--| | DCBI OCKIS:01 | a COEFFICIENT | - 3-dB | PASS-BAND A | TTENUATION <sup>(1)</sup> | SETTLING TI | ME (Samples) | | | | DCBLOCK[3.0] | a COEFFICIENT | CORNER <sup>(1)</sup> | 50 Hz | 60 Hz | SETTLED >99% | FULLY SETTLED | | | | 0h | | DC block filter disabled | | | | | | | | 1h | 1/4 | 181 Hz | 11.5 dB | 10.1 dB | 17 | 88 | | | | 2h | 1/8 | 84.8 Hz | 5.89 dB | 4.77 dB | 36 | 187 | | | | 3h | 1/16 | 41.1 Hz | 2.24 dB | 1.67 dB | 72 | 387 | | | | 4h | 1/32 | 20.2 Hz | 657 mdB | 466 mdB | 146 | 786 | | | | 5h | 1/64 | 10.0 Hz | 171 mdB | 119 mdB | 293 | 1585 | | | | 6h | 1/128 | 4.99 Hz | 43.1 mdB | 29.9 mdB | 588 | 3182 | | | | 7h | 1/256 | 2.49 Hz | 10.8 mdB | 7.47 mdB | 1178 | 6376 | | | | 8h | 1/512 | 1.24 Hz | 2.69 mdB | 1.87 mdB | 2357 | 12764 | | | | 9h | 1/1024 | 622 mHz | 671 µdB | 466 µdB | 4714 | 25540 | | | | Ah | 1/2048 | 311 mHz | 168 µdB | 116 µdB | 9430 | 51093 | | | | Bh | 1/4096 | 155 mHz | 41.9 µdB | 29.1 µdB | 18861 | 102202 | | | | Ch | 1/8192 | 77.7 mHz | 10.5 µdB | 7.27 µdB | 37724 | 204447 | | | | Dh | 1/16384 | 38.9 mHz | 2.63 µdB | 1.82 µdB | 75450 | 409156 | | | | Eh | 1/32768 | 19.4 mHz | 655 ndB | 455 ndB | 150901 | 820188 | | | | Fh | 1/65536 | 9.70 mHz | 164 ndB | 114 ndB | 301803 | 1627730 | | | 表 8-4. DC Block Filter Characteristics Values given are for a 4-kSPS data rate with a 8.192-MHz CLKIN frequency. #### 8.3.9 Internal Test Signals The ADS131M02 features an internal analog test signal that is useful for troubleshooting and diagnosis. A positive or negative DC test signal can be applied to the channel inputs through the input multiplexer. The multiplexer is controlled through the MUXn[1:0] bits in the CHn CFG register. The test signals are created by internally dividing the internal reference voltage. The same signal is shared by all channels. The test signal is nominally 2 / 15 × V<sub>REF</sub>. The test signal automatically adjusts its voltage level with the gain setting such that the ADC always measures a signal that is 2 / 15 × V<sub>Diff Max</sub>. For example, at a gain of 1, this voltage equates to 160 mV. At a gain of 2, this voltage is 80 mV. Submit Document Feedback #### 8.3.10 Channel Phase Calibration The ADS131M02 allows fine adjustment of the sample phase between channels through the use of channel phase calibration. This feature is helpful when different channels are measuring the outputs of different types of sensors that have different phase responses. For example, in power metrology applications, voltage can be measured by a voltage divider, whereas current is measured using a current transformer that exhibits a phase difference between its input and output signals. The differences in phase between the voltage and current measurement must be compensated to measure the power and related parameters accurately. The phase setting of the different channels is configured by the PHASEn[9:0] bits in the CHn\_CFG register corresponding to the channel whose phase adjustment is desired. The register value is a 10-bit two's complement value corresponding to the number of modulator clock cycles of phase offset compared to a reference phase of 0 degrees. The mechanism for achieving phase adjustment derives from the $\Delta$ $\Sigma$ architecture. The $\Delta$ $\Sigma$ modulator produces samples continuously at the modulator frequency, $f_{MOD}$ . These samples are filtered and decimated to the output data rate by the digital filter. The ratio between $f_{MOD}$ and the data rate is the oversampling ratio (OSR). Each conversion result corresponds to an OSR number of modulator samples provided to the digital filter. When the different channels of the ADS131M02 have no programmed phase offset between them, the modulator clock cycles corresponding to the conversion results of the different channels are aligned in the time domain. $\boxtimes$ 8-9 depicts an example scenario where the voltage input to channel 1 has no phase offset from channel 0. 图 8-9. Two Channel Outputs With Equal Phase Settings However, the sample period of one channel can be shifted with respect to another. If the inputs to both channels are sinusoids of the same frequency and the samples for these channels are retrieved by the host at the same time, the effect is that the phase of the channel with the modified sample period appears *shifted*. 图 8-10 depicts how the period corresponding to the samples are shifted between channels. 图 8-11 illustrates how the samples appear as having generated a phase shift when they are retrieved by the host. 图 8-10. Channel 1 With a Positive Sample Phase Shift With Respect to Channel 0 图 8-11. Channels 1 and 0 From the Perspective of the Host The valid setting range is from - OSR / 2 to (OSR / 2) - 1, except for OSRs greater than 1024, where the phase calibration setting is limited to - 512 to 511. If a value outside of - OSR / 2 and (OSR / 2) - 1 is programmed, the device internally clips the value to the nearest limit. For example, if the OSR setting is programmed to 128 and the PHASEn[9:0] bits are programmed to 0001100100b corresponding to 100 modulator clock cycles, the device sets the phase of the channel to 63 because that value is the upper limit of phase calibration for that OSR setting. $\frac{1}{2}$ 8-5 gives the range of phase calibration settings for various OSR settings. | 2 0 1 1 1100 Cambration Cotting Limits for Emorate Cott Cottings | | | | | | | | |------------------------------------------------------------------|----------------------------------------|--------------------------------|--|--|--|--|--| | OSR SETTING | PHASE OFFSET RANGE (t <sub>MOD</sub> ) | PHASEn[9:0] BITS RANGE | | | | | | | 64 | - 32 to 31 | 11 1110 0000b to 00 0001 1111b | | | | | | | 128 | - 64 to 63 | 11 1100 0000b to 00 0011 1111b | | | | | | | 256 | - 128 to 127 | 11 1000 0000b to 00 0111 1111b | | | | | | | 512 | - 256 to 255 | 11 0000 0000b to 00 1111 1111b | | | | | | | 1024 | - 512 to 511 | 10 0000 0000b to 01 1111 1111b | | | | | | | 2048 | - 512 to 511 | 10 0000 0000b to 01 1111 1111b | | | | | | | 4096 | - 512 to 511 | 10 0000 0000b to 01 1111 1111b | | | | | | | 8192 | - 512 to 511 | 10 0000 0000b to 01 1111 1111b | | | | | | | 16384 | - 512 to 511 | 10 0000 0000b to 01 1111 1111b | | | | | | 表 8-5. Phase Calibration Setting Limits for Different OSR Settings Follow these steps to create a phase shift larger than half the sample period for OSRs less than 2048: - Create a phase shift corresponding to an integer number of sample periods by modifying the indices between channel data in software - Use the phase calibration function of the ADS131M02 to create the remaining fractional sample period phase shift www.ti.com.cn For example, to create a phase shift of 2.25 samples between channels 0 and 1, create a phase shift of two samples by aligning sample N in the channel 0 output data stream with sample N+2 in the channel 1 output data stream in the host software. Make the remaining 0.25 sample adjustment using the ADS131M02 phase calibration function. The phase calibration settings of the channels affect the timing of the data-ready interrupt signal, DRDY. See the Data Ready (DRDY) section for more details regarding how phase calibration affects the DRDY signal. ## 8.3.11 Calibration Registers The calibration registers allow for the automatic computation of calibrated ADC conversion results from preprogrammed values. The host can rely on the device to automatically correct for system gain and offset after the error correction terms are programmed into the corresponding device registers. The measured calibration coefficients must be store in external non-volatile memory and programmed into the registers each time the ADS131M02 powers up because the ADS131M02 registers are volatile. The offset calibration registers are used to correct for system offset error, otherwise known as zero error. Offset error corresponds to the ADC output when the input to the system is zero. The ADS131M02 corrects for offset errors by subtracting the contents of the OCALn[23:0] register bits in the CHn OCAL MSB and CHn OCAL LSB registers from the conversion result for that channel before being output. There are separate CHn OCAL MSB and CHnOCAL LSB registers for each channel, which allows separate offset calibration coefficients to be programmed for each channel. The contents of the OCALn[23:0] bits are interpreted by the device as 24-bit two's complement values, which is the same format as the ADC data. The gain calibration registers are used to correct for system gain error. Gain error corresponds to the deviation of gain of the system from its ideal value. The ADS131M02 corrects for gain errors by multiplying the ADC conversion result by the value given by the contents of the GCALn[23:0] register bits in the CHn GCAL MSB and CHn GCAL LSB registers before being output. There are separate CHn GCAL MSB and CHn GCAL LSB registers for each channel, which allows separate gain calibration coefficients to be programmed for each channel. The contents of the GCALn[23:0] bits are interpreted by the device as 24-bit unsigned values corresponding to linear steps ranging from gains of 0 to 2 - (1 / 2<sup>23</sup>). 表 8-6 describes the relationship between the GCALn[23:0] bit values and the gain calibration factor. 表 8-6. GCALn[23:0] Bit Mapping | GCALn[23:0] VALUE | GAIN CALIBRATION FACTOR | |-------------------|-----------------------------| | 000000h | 0 | | 000001h | 1.19 × 10 <sup>- 7</sup> | | 800000h | 1 | | FFFFEh | 2 - 2.38 × 10 <sup>-7</sup> | | FFFFFh | 2 - 1.19 × 10 <sup>-7</sup> | The calibration registers do not need to be enabled because they are always in use. The OCALn[23:0] bits have a default value of 000000h resulting in no offset correction. Similarly, the GCALn[23:0] bits default to 800000h resulting in a gain calibration factor of 1. 图 8-12 depicts a block diagram illustrating the mechanics of the calibration registers on one channel of the ADS131M02. 图 8-12. Calibration Block Diagram ## 8.3.12 Communication Cyclic Redundancy Check (CRC) The ADS131M02 features a cyclic redundancy check (CRC) engine on both input and output data to mitigate SPI communication errors. The CRC word is 16 bits wide for either input or output CRC. Coverage includes all words in the SPI frame where the CRC is enabled, including padded bits in a 32-bit word size. CRC on the SPI input is optional and can be enabled and disabled by writing the RX\_CRC\_EN bit in the MODE register. Input CRC is disabled by default. When the input CRC is enabled, the device checks the provided input CRC against the CRC generated based on the input data. A CRC error occurs if the CRC words do not match. The device does not execute any commands, except for the WREG command, if the input CRC check fails. A WREG command always executes even when the CRC check fails. The device sets the CRC\_ERR bit in the STATUS register for all cases of a CRC error. The response on the output in the SPI frame following the frame where the CRC error occurred is that of a NULL command, which means the STATUS register plus the conversion data are output in the following SPI frame. The CRC\_ERR bit is cleared when the STATUS register is output. The output CRC cannot be disabled and always appears at the end of the output frame. The host can ignore the data if the output CRC is not used. There are two types of CRC polynomials available: CCITT CRC and ANSI CRC (CRC-16). The CRC setting determines the algorithm for both the input and output CRC. The CRC type is programmed by the CRC\_TYPE bit in the MODE register. 表 8-7 lists the details of the two CRC types. The seed value of the CRC calculation is FFFFh. 表 8-7. CRC Types | CRC TYPE | POLYNOMIAL | BINARY POLYNOMIAL | |-----------|-----------------------------|---------------------| | CCITT CRC | $x^{16} + x^{12} + x^5 + 1$ | 0001 0000 0010 0001 | | ANSI CRC | $x^{16} + x^{15} + x^2 + 1$ | 1000 0000 0000 0101 | #### 8.3.13 Register Map CRC The ADS131M02 performs a CRC on its own register map as a means to check for unintended changes to the registers. Enable the register map CRC by setting the REG\_CRC\_EN bit in the MODE register. When enabled, the device constantly calculates the register map CRC using each bit in the writable register space. The register addresses covered by the register map CRC on the ADS131M02 are 02h through 12h. The CRC is calculated beginning with the MSB of register 02h and ending with the LSB of register 12h using the polynomial selected in the CRC\_TYPE bit in the MODE register. The calculated CRC is a 16-bit value and is stored in the REGMAP\_CRC register. The calculation is done using one register map bit per CLKIN period and constantly checks the result against the previous calculation. The REG\_MAP bit in the STATUS register is set to flag the host if the register map CRC changes, including changes resulting from register writes. The bit is cleared by reading the STATUS register, or by the STATUS register being output as a response to the NULL command. #### 8.4 Device Functional Modes 8-13 shows a state diagram depicting the major functional modes of the ADS131M02 and the transitions between them. 图 8-13. State Diagram Depicting Device Functional Modes #### 8.4.1 Power-Up and Reset The ADS131M02 is reset in one of three ways: by a power-on reset (POR), by the SYNC/RESET pin, or by a RESET command. After a reset occurs, the configuration registers are reset to the default values and the device begins generating conversion data as soon as a valid MCLK is provided. In all three cases a low to high transition on the DRDY pin indicates that the SPI interface is ready for communication. The device ignores any SPI communication before this point. #### 8.4.1.1 Power-On Reset Power-on reset (POR) is the reset that occurs when a valid supply voltage is first applied. The POR process requires $t_{POR}$ from when the supply voltages reach 90% of their nominal value. Internal circuitry powers up and the registers are set to their default state during this time. The $\overline{DRDY}$ pin transitions from low to high immediately after $t_{POR}$ indicating the SPI interface is ready for communication. The device ignores any SPI communication before this point. #### 8.4.1.2 SYNC/RESET Pin The $\overline{\text{SYNC}/\text{RESET}}$ pin is an active low, dual-function pin that generates a reset if the pin is held low longer than $t_{\text{w(RSL)}}$ . The device maintains a reset state until $\overline{\text{SYNC}/\text{RESET}}$ is returned high. The host must wait for at least $t_{\text{REGACQ}}$ after $\overline{\text{SYNC}/\text{RESET}}$ is brought high or for the $\overline{\text{DRDY}}$ rising edge before communicating with the device. Conversion data are generated immediately after the registers are reset to their default values, as described in the *Fast Startup Behavior* section. #### 8.4.1.3 RESET Command The ADS131M02 can be reset via the SPI RESET command (0011h). The device communicates in frames of a fixed length. See the *SPI Communication Frames* section for details regarding SPI data framing on the ADS131M02. The RESET command occurs in the first word of the data frame, but the command is not latched by the device until the entire frame is complete. After the response completes channel data and CRC words are clocked out. Terminating the frame early causes the RESET command to be ignored. Four words are required to complete a frame on the ADS131M02. A reset occurs immediately after the command is latched. The host must wait for t<sub>REGACQ</sub> before communicating with the device to ensure the registers have assumed their default settings. Conversion data are generated immediately after the registers are reset to their default values, as described in the *Fast Startup Behavior* section. ## 8.4.2 Fast Startup Behavior The ADS131M02 begins generating conversion data shortly after startup as soon as a valid CLKIN signal is provided to the $\Delta \Sigma$ modulators. The fast startup feature is useful for applications such as circuit breakers powered from the mains that require a fast determination of the input voltage soon after power is applied to the device. Fast startup is accomplished via two mechanisms. First, the device internal power-supply circuitry is designed specifically to enable fast startup. Second, the digital decimation filter dynamically switches from a fast-settling filter to a sinc<sup>3</sup> filter when the sinc<sup>3</sup> filter has had time to settle. After the supplies are ramped to 90% of their final values, the device requires $t_{POR}$ for the internal circuitry to settle. The end of $t_{POR}$ is indicated by a transition of $\overline{DRDY}$ from low to high. The transition of $\overline{DRDY}$ from low to high also indicates the SPI interface is ready to accept commands. The $\Delta$ $\Sigma$ modulators of the ADS131M02 require CLKIN to toggle after $t_{POR}$ to begin working. The modulators begin sampling the input signal after an initial wait time delay of (256 + 44) × $t_{MOD}$ when CLKIN begins toggling. Therefore, provide a valid clock signal on CLKIN as soon as possible after the supply ramp to achieve the fastest possible startup time. The data generated by the $\Delta$ $\Sigma$ modulators are fed to the digital filter blocks. The data are provided to both the fast-settling filter and the sinc<sup>3</sup> filter paths. The fast-settling filter requires only one data rate period to provide settled data. Meanwhile, the sinc<sup>3</sup> filter requires three data rate periods to settle. The fast-settling filter generates the output data for the two interim ADC output samples indicated by $\overline{DRDY}$ transitioning from high to low while the sinc<sup>3</sup> filter is settling. The device disables the fast-settling filter and provides conversion data from the sinc<sup>3</sup> filter path for the third and following samples. $\boxtimes$ 8-14 shows the behavior of the fast-startup feature when using an external clock that is provided to the device right after the supplies have ramped. $\gtrapprox$ 8-8 shows the values for the various startup and settling times relevant to the device startup. 图 8-14. Fast Startup Behavior and Settling Times 表 8-8. Fast Startup Settling Times for Default OSR = 1024 | PARAMETER | VALUE (DETAILS)<br>(t <sub>MOD</sub> ) | VALUE<br>(t <sub>MOD</sub> ) | VALUE AT<br>f <sub>CLKIN</sub> = 8.192 MHz (ms) | |-------------------------|----------------------------------------|------------------------------|-------------------------------------------------| | $t_{DATA} = 1/f_{DATA}$ | 1024 | 1024 | 0.250 | | t <sub>SETTLE1</sub> | 256 + 44 + 1024 | 1324 | 0.323 | | t <sub>SETTLE3</sub> | 256 + 44 + 3 x 1024 | 3372 | 0.823 | The fast-settling filter provides conversion data that are significantly noisier than the data that comes from the sinc<sup>3</sup> filter path, but allows the device to provide settled conversion data during the longer settling time of the more accurate sinc<sup>3</sup> digital filter. If the level of precision provided by the fast-settling filter is insufficient even for Submit Document Feedback the first samples immediately following startup, ignore the first two instances of $\overline{DRDY}$ toggling from high to low and begin collecting data on the third instance. The startup process following a RESET command or a pin reset using the $\overline{\text{SYNC}/\text{RESET}}$ pin is similar to what occurs after power up. However there is no $t_{POR}$ in the case of a command or pin reset because the supplies are already ramped. After reset, the device waits for the initial wait time delay of $(256 + 44) \times t_{MOD}$ before providing modulator samples to the two digital filters. The fast-settling filter is enabled for the first two output samples. #### 8.4.3 Conversion Modes There are two ADC conversion modes on the ADS131M02: continuous-conversion and global-chop mode. Continuous-conversion mode is a mode where ADC conversions are generated constantly by the ADC at a rate defined by $f_{MOD}$ / OSR. Global-chop mode differs from continuous-conversion mode because global-chop periodically chops (or swaps) the inputs, which reduces system offset errors at the cost of settling time between the points when the inputs are swapped. In either continuous-conversion or global-chop mode, there are three power modes that provide flexible options to scale power consumption with bandwidth and dynamic range. The *Power Modes* section discusses these power modes in further detail. #### 8.4.3.1 Continuous-Conversion Mode Continuous-conversion mode is the mode in which ADC data are generated constantly at the rate of $f_{MOD}$ / OSR. New data are indicated by a $\overline{DRDY}$ falling edge at this rate. Continuous-conversion mode is intended for measuring AC signals because this mode allows for higher output data rates than global-chop mode. ## 8.4.3.2 Global-Chop Mode The ADS131M02 incorporates a global-chop mode option to reduce offset error and offset drift inherent to the device due to mismatch in the internal circuitry to very low levels. When global-chop mode is enabled by setting the GC\_EN bit in the GLOBAL\_CHOP\_CFG register, the device uses the conversion results from two consecutive internal conversions taken with opposite input polarity to cancel the device offset voltage. Conversion n is taken with normal input polarity. The device then reverses the internal input polarity for conversion n + 1. The average of two consecutive conversions (n and n + 1, n + 1 and n + 2 and so on) yields the final offset compensated result. ⊗ 8-15 shows a block diagram of the global-chop mode implementation. The combined PGA and ADC internal offset voltage is modeled as V<sub>OFS</sub>. Only this device inherent offset voltage is reduced by global-chop mode. Offset in the external circuitry connected to the analog inputs is not affected by global-chop mode. 图 8-15. Global-Chop Mode Implementation The conversion period in global-chop mode differs from the conversion time when global-chop mode is disabled $(t_{DATA} = OSR \times t_{MOD})$ . $\boxtimes$ 8-16 shows the conversion timing for an ADC channel using global-chop mode. 图 8-16. Conversion Timing With Global-Chop Mode Enabled Every time the device swaps the input polarity, the digital filter is reset. The ADC then always takes three internal conversions to produce one settled global-chop conversion result. The ADS131M02 provides a programmable delay ( $t_{GC\_DLY}$ ) between the end of the previous conversion period and the beginning of the subsequent conversion period after the input polarity is swapped. This delay is to allow for external input circuitry to settle because the chopping switches interface directly with the analog inputs. The GC\_DLY[3:0] bits in the GLOBAL\_CHOP\_CFG register configure the delay after chopping the inputs. The global-chop delay is selected in terms of modulator clock periods from 2 to 65,536 x $t_{MOD}$ . The effective conversion period in global-chop mode follows 方程式 8. A DRDY falling edge is generated each time a new global-chop conversion becomes available to the host. The conversion process of all ADC channels in global-chop mode is restarted in the following two conditions so that all channels start sampling at the same time: - Falling edge of SYNC/RESET pin - · Change of OSR setting The conversion period of the first conversion after the ADC channels have been reset is considerably longer than the conversion period of all subsequent conversions mentioned in 524 $\pm$ 8, because the device first needs to perform two fully settled internal conversions with the input polarity swapped. The conversion period for the first conversion in global-chop mode follows 524 $\pm$ 9. $$t_{GC\_CONVERSION} = t_{GC\_DLY} + 3 \times OSR \times t_{MOD}$$ (8) $$t_{GC \ FIRST \ CONVERSION} = t_{GC \ DLY} + 3 \times OSR \times t_{MOD} + t_{GC \ DLY} + 3 \times OSR \times t_{MOD} + 44 \times t_{MOD}$$ (9) Using global-chop mode reduces the ADC noise shown in $\frac{1}{8}$ 7-1 at a given OSR by a factor of $\sqrt{2}$ because two consecutive internal conversions are averaged to yield one global-chop conversion result. The DC test signal cannot be measured in global-chop mode. Phase calibration is automatically disabled in global-chop mode. #### 8.4.4 Power Modes In both continuous-conversion and global-chop mode, there are three selectable power modes that allow scaling of power with bandwidth and performance: high-resolution (HR) mode, low-power (LP) mode, and very-low-power (VLP) mode. The mode is selected by the PWR[1:0] bits in the CLOCK register. See the *Recommended Operating Conditions* table for restrictions on the CLKIN frequency for each power mode. #### 8.4.5 Standby Mode Standby mode is a low-power state in which all channels are disabled, and the reference and other non-essential circuitry are powered down. This mode differs from completely powering down the device because the device retains its register settings. Enter standby mode by sending the STANDBY command (0022h). Stop toggling CLKIN when the device is in standby mode to minimize device power consumption. Exit standby mode by sending the WAKEUP command (0033h). After exiting standby mode, the modulators begin sampling the input signal after a modulator settling time of $8 \times t_{\text{MOD}}$ when CLKIN begins toggling. #### 8.4.6 Current-Detect Mode Current-detect mode is a special mode that is helpful for applications requiring tamper detection when the equipment is in a low-power state. In this mode, the ADS131M02 collects a configurable number of samples at a nominal data rate of 2.7 kSPS and compares the absolute value of the results to a programmable threshold. If a configurable number of results exceed the threshold, the host is notified via a $\overline{\text{DRDY}}$ falling edge and the device returns to standby mode. Enter current-detect mode by providing a negative pulse on $\overline{\text{SYNC}/\text{RESET}}$ with a pulse duration less than $t_{\text{w(RSL)}}$ when in standby mode. Current-detect mode can only be entered from standby mode. The device uses a limited power operating mode to generate conversions in current-detect mode. The conversion results are only used for comparison by the internal digital threshold comparator and are not accessible by the host. The device uses an internal oscillator that enables the device to capture the data without www.ti.com.cn the use of the external clock input. Do not toggle CLKIN when in current-detect mode to minimize device power consumption. Current-detect mode is configured in the CFG, THRSHLD MSB, and THRSHLD LSB registers. Enable and disable current-detect mode by toggling the CD EN bit in the CFG register. The THRSHLD MSB and THRSHLD LSB registers contain the CD THRSH[23:0] bits that represent the digital comparator threshold value during current detection. The number of samples used for current detection are programmed by the CD\_LEN[2:0] bits in the CFG register. The number of samples used for current detection range from 128 to 3584. The programmable values in CD NUM[2:0] configure the number of samples that must exceed the threshold for a detection to occur. The purpose of requiring multiple samples for detection is to control noisy values that may exceed the threshold, but do not represent a high enough power level to warrant action by the host. In summary, the conversion result must exceed the value programmed in CD THRSH[23:0] a number of times as represented by the value stored in CD NUM[2:0]. The device can be configured to notify the host based on any of the results from either individual channels or both channels. The CD ALLCH bit in the CFG register determines how many channels are required to exceed the programmed thresholds to trigger a current detection. When the bit is 1, all enabled channels are required to meet the current detection requirements in order for the host to be notified. If the bit is 0, any enabled channel triggers a current detection notification if the requirements are met. Enable and disable channels using the CHn EN bits in the CLK register to control which combination of channels must meet the requirements to trigger a current-detection notification. ⊗ 8-17 illustrates a flow chart depicting the current-detection process on the ADS131M02. 图 8-17. Current-Detect Mode Flow Chart ## 8.5 Programming #### 8.5.1 Interface The ADS131M02 uses an SPI-compatible interface to configure the device and retrieve conversion data. The device always acts as an SPI slave; SCLK and $\overline{\text{CS}}$ are inputs to the interface. The interface operates in SPI mode 1 where CPOL = 0 and CPHA = 1. In SPI mode 1, the SCLK idles low and data are launched or changed only on SCLK rising edges; data are latched or read by the master and slave on SCLK falling edges. The interface is full-duplex, meaning data can be sent and received simultaneously by the interface. The device includes the typical SPI signals: SCLK, $\overline{\text{CS}}$ , DIN (MOSI), and DOUT (MISO). In addition, there are two other digital pins that provide additional functionality. The $\overline{\text{DRDY}}$ pin serves as a flag to the host to indicate new conversion data are available. The $\overline{\text{SYNC}/\text{RESET}}$ pin is a dual-function pin that allows synchronization of conversions to an external event and allows for a hardware device reset. ## 8.5.1.1 Chip Select (CS) The $\overline{CS}$ pin is an active low input signal that selects the device for communication. The device ignores any communication and DOUT is high impedance when $\overline{CS}$ is held high. Hold $\overline{CS}$ low for the duration of a communication frame to ensure proper communication. The interface is reset each time $\overline{CS}$ is taken high. #### 8.5.1.2 Serial Data Clock (SCLK) The SCLK pin is an input that serves as the serial clock for the interface. Output data on the DOUT pin transition on the rising edge of SCLK and input data on DIN are latched on the falling edge of SCLK. ## 8.5.1.3 Serial Data Input (DIN) The DIN pin is the serial data input pin for the device. Serial commands are shifted in through the DIN pin by the device with each SCLK falling edge when the $\overline{CS}$ pin is low. ## 8.5.1.4 Serial Data Output (DOUT) The DOUT pin is the serial data output pin for the device. The device shifts out command responses and ADC conversion data serially with each rising SCLK edge when the $\overline{CS}$ pin is low. This pin assumes a high-impedance state when $\overline{CS}$ is high. # 8.5.1.5 Data Ready (DRDY) The $\overline{DRDY}$ pin is an active low output that indicates when new conversion data are ready in conversion mode or that the requirements are met for current detection when in current-detect mode. Connect the $\overline{DRDY}$ pin to a digital input on the host to trigger periodic data retrieval in conversion mode. The timing of $\overline{DRDY}$ with respect to the sampling of a given channel on the ADS131M02 depends on the phase calibration setting of the channel and the state of the DRDY\_SEL[1:0] bits in the MODE register. Setting the DRDY\_SEL[1:0] bits to 00b configures $\overline{DRDY}$ to assert when the channel with the largest positive phase calibration setting, or the most lagging, has a new conversion result. When the bits are 01b, the device asserts $\overline{DRDY}$ each time any channel data are ready. Finally, setting the bits to either 10b or 11b configures the device to assert $\overline{DRDY}$ when the channel with the most negative phase calibration setting, or the most leading, has new conversion data. Changing the DRDY\_SEL[1:0] bits has no effect on $\overline{DRDY}$ behavior in global-chop mode because phase calibration is automatically disabled in global-chop mode. The timing of the first $\overline{DRDY}$ assertion after channels are enabled or after a synchronization pulse is provided depends on the phase calibration setting. If the channel that causes $\overline{DRDY}$ to assert has a phase calibration setting less than zero, the first $\overline{DRDY}$ assertion can be less than one sample period from the channel being enabled or the occurrence of the synchronization pulse. However, $\overline{DRDY}$ asserts in the next sample period if the phase setting puts the output timing too close to the beginning of the sample period. 表 8-9 lists the phase calibration setting boundary at which $\overline{DRDY}$ either first asserts within a sample period, or in the next sample period. If the setting for the channel configured to control $\overline{DRDY}$ assertion is greater than the value listed in 表 8-9 for each OSR, $\overline{DRDY}$ asserts for the first time within a sample period of the channel being enabled or the synchronization pulse. If the phase setting value is equal to or more negative than the value in 表 8-9, DRDY asserts in the following sample period. See the *Synchronization* section for more information about synchronization. PHASE SETTING BOUNDARY PHASEn[9:0] BIT SETTING BOUNDARY **OSR** 64 +13 00Dh 128 3EDh - 19 256 - 83 3ADh 512 - 211 32Dh 1024 - 467 22Dh >1024 None N/A 表 8-9. Phase Setting First DRDY Assertion Boundary The DRDY\_HIZ bit in the MODE register configures the state of the $\overline{\text{DRDY}}$ pin when deasserted. By default the bit is 0b, meaning the pin is actively driven high using a push-pull output stage. When the bit is 1b, $\overline{\text{DRDY}}$ behaves like an open-drain digital output. Use a 100-k $\Omega$ pullup resistor to pull the pin high when $\overline{\text{DRDY}}$ is not asserted. The DRDY\_FMT bit in the MODE register determines the format of the $\overline{DRDY}$ signal. When the bit is 0b, new data are indicated by $\overline{DRDY}$ changing from high to low and remaining low until either all of the conversion data are shifted out of the device, or remaining low and going high briefly before the next time $\overline{DRDY}$ transitions low. When the DRDY\_FMT bit is 1b, new data are indicated by a short negative pulse on the $\overline{DRDY}$ pin. If the host does not read conversion data after the $\overline{DRDY}$ pulse when DRDY\_FMT is 1b, the device skips a conversion result and does not provide another $\overline{DRDY}$ pulse until the second following instance when data are ready because of how the pulse is generated. See the *Collecting Data for the First Time or After a Pause in Data Collection* section for more information about the behavior of $\overline{DRDY}$ when data are not consistently read. The DRDY pulse is blocked when new conversions complete while conversion data are read. Therefore, avoid reading ADC data during the time where new conversions complete in order to achieve consistent DRDY behavior. ## 8.5.1.6 Conversion Synchronization or System Reset (SYNC/RESET) The <u>SYNC/RESET</u> pin is a multi-function digital input pin that serves primarily to allow the host to synchronize conversions to an external process or to reset the device. See the <u>Synchronization</u> section for more details regarding the synchronization function. See the <u>SYNC/RESET</u> Pin section for more details regarding how the device is reset. #### 8.5.1.7 SPI Communication Frames SPI communication on the ADS131M02 is performed in frames. Each SPI communication frame consists of several words. The word size is configurable as either 16 bits, 24 bits, or 32 bits by programming the WLENGTH[1:0] bits in the MODE register. The ADS131M02 implements a timeout feature for the SPI communication. Enable or disable the timeout using the TIMEOUT bit in the MODE register. When enabled, the entire SPI frame (first SCLK to last SCLK) must complete within $2^{15}$ CLKIN cycles otherwise the SPI will reset. This feature is provided as a means to recover SPI synchronization for cases where $\overline{CS}$ is tied low. The interface is full duplex, meaning that the interface is capable of transmitting data on DOUT while simultaneously receiving data on DIN. The input frame that the host sends on DIN always begins with a command. The first word on the output frame that the device transmits on DOUT always begins with the response to the command that was written on the previous input frame. The number of words in a command depends on the command provided. For most commands, there are four words in a frame. On DIN, the host provides the command, the command CRC if input CRC is enabled or a word of zeros if input CRC is disabled, and two additional words of zeros. Simultaneously on DOUT, the device outputs the response from the previous frame command, two words of ADC data representing the two ADC channels, and a CRC word. 8-18 illustrates a typical command frame structure. Submit Document Feedback There are some commands that require more than four words. In the case of a read register (RREG) command where more than a single register is read, the response to the command contains the acknowledgment of the command followed by the register contents requested, which may require a larger frame depending on how many registers are read. See the *RREG* (101a aaaa annn nnnn) section for more details on the RREG command. In the case of a write register (WREG) command where more than a single register is written, the frame extends to accommodate the additional data. See the *WREG* (011a aaaa annn nnnn) section for more details on the WREG command. See the *Commands* section for a list of all valid commands and their corresponding responses on the ADS131M02. Under special circumstances, a data frame can be shortened by the host. See the *Short SPI Frames* section for more information about artificially shortening communication frames. #### 8.5.1.8 SPI Communication Words An SPI communication frame with the ADS131M02 is made of words. Words on DIN can contain commands, register settings during a register write, or a CRC of the input data. Words on DOUT can contain command responses, register settings during a register read, ADC conversion data, or CRC of the output data. Words can be 16, 24, or 32 bits. The word size is configured by the WLENGTH[1:0] bits in the MODE register. The device defaults to a 24-bit word size. Commands, responses, CRC, and registers always contain 16 bits of actual data. These words are always most significant bit (MSB) aligned, and therefore the least significant bits (LSBs) are zero-padded to accommodate 24- or 32-bit word sizes. ADC conversion data are nominally 24 bits. The ADC truncates its eight LSBs when the device is configured for 16-bit communication. There are two options for 32-bit communication available for ADC data that are configured by the WLENGTH[1:0] bits in the MODE register. Either the ADC data can be LSB padded with zeros or the data can be MSB sign extended. #### 8.5.1.9 ADC Conversion Data The device provides conversion data for each channel at the data rate. The time when data are available relative to $\overline{DRDY}$ asserting is determined by the channel phase calibration setting and the DRDY\_SEL[1:0] bits in the MODE register when in continuous-conversion mode. All data are available immediately following $\overline{DRDY}$ assertion in global-chop mode. The conversion status of all channels is available as the DRDY[1:0] bits in the STATUS register. The STATUS register content is automatically output as the response to the NULL command. Conversion data are 24 bits. The data LSBs are truncated when the device operates with a 16-bit word size. The LSBs are zero padded or the MSBs sign extended when operating with a 32-bit word size depending on the setting of the WLENGTH[1:0] bits in the MODE register. Data are given in binary two's complement format. Use 方程式 10 to calculate the size of one code (LSB). 1 LSB = $$(2.4 / Gain) / 2^{24} = +FSR / 2^{23}$$ (10) A positive full-scale input $V_{IN} \geqslant$ +FSR - 1 LSB = 1.2 / Gain - 1 LSB produces an output code of 7FFFFh and a negative full-scale input ( $V_{IN} \leqslant$ - FSR = -1.2 / Gain) produces an output code of 800000h. The output clips at these codes for signals that exceed full-scale. 表 8-10 summarizes the ideal output codes for different input signals. 表 8-10. Ideal Output Code versus Input Signal 图 8-19 shows the mapping of the analog input signal to the output codes. 图 8-19. Code Transition Diagram #### 8.5.1.9.1 Collecting Data for the First Time or After a Pause in Data Collection Take special precaution when collecting data for the first time or when beginning to collect data again after a pause. The internal mechanism that outputs data contains a first-in-first-out (FIFO) buffer that can store two samples of data per channel at a time. The DRDY flag for each channel in the STATUS register remains set until both samples for each channel are read from the device. This condition is not obvious under normal circumstances when the host is reading each consecutive sample from the device. In that case, the samples are cleared from the device each time new data are generated so the DRDY flag for each channel in the STATUS register is cleared with each read. However, both slots of the FIFO are full if a sample is missed or if data are not read for a period of time. Either strobe the $\overline{\text{SYNC}/\text{RESET}}$ pin to re-synchronize conversions and clear the FIFOs, or quickly read two data packets when data are read for the first time or after a gap in reading data. This process ensures predictable $\overline{\text{DRDY}}$ pin behavior. See the $\underline{\text{Synchronization}}$ section for information about the synchronization feature. These methods do not need to be employed if each channel data was read for each output data period from when the ADC was enabled. 8-20 depicts an example of how to collect data after a period of the ADC running, but where no data are being retrieved. In this instance, the SYNC/RESET pin is used to clear the internal FIFOs and realign the ADS131M02 output data with the host. 图 8-20. Collecting Data After a Pause in Data Collection Using the SYNC/RESET Pin Another functionally equivalent method for clearing the FIFO after a pause in collecting data is to begin by reading two samples in quick succession. 8 8-21 depicts this method. This example shows when the DRDY\_FMT bit in the MODE register is set to 0b indicating \$\overline{DRDY}\$ is a level output. There is a very narrow pulse on \$\overline{DRDY}\$ immediately after the first set of data are shifted out of the device. This pulse may be too narrow for some microcontrollers to detect. Therefore, do not rely upon this pulse but instead immediately read out the second data set after the first data set. The host operates synchronous to the device after the second word is read from the device. 图 8-21. Collecting Data After a Pause in Data Collection by Reading Data Twice #### 8.5.1.10 Commands 表 8-11 contains a list of all valid commands, a short description of their functionality, their binary command word, and the expected response that appears in the following frame. | | 20 11. Command Dominic | | | |---------|---------------------------------------------------------------------------------|---------------------|--------------------------------------------------------| | COMMAND | DESCRIPTION | COMMAND WORD | RESPONSE | | NULL | No operation | 0000 0000 0000 0000 | STATUS register | | RESET | Reset the device | 0000 0000 0001 0001 | 1111 1111 0010 0010 | | STANDBY | Place the device into standby mode | 0000 0000 0010 0010 | 0000 0000 0010 0010 | | WAKEUP | Wake the device from standby mode to conversion mode | 0000 0000 0011 0011 | 0000 0000 0011 0011 | | LOCK | Lock the interface such that only the NULL, UNLOCK, and RREG commands are valid | 0000 0101 0101 0101 | 0000 0101 0101 0101 | | UNLOCK | Unlock the interface after the interface is locked | 0000 0110 0101 0101 | 0000 0110 0101 0101 | | RREG | Read <i>nnn nnnn</i> plus 1 registers beginning at address <i>a</i> aaaa a | 101a aaaa annn nnnn | dddd dddd dddd or<br>111a aaa annn nnnn <sup>(1)</sup> | | WREG | Write <i>nnn nnnn</i> plus 1 registers beginning at address <i>a aaaa a</i> | 011a aaaa annn nnnn | 010a aaaa ammm mmmm (2) | 表 8-11. Command Definitions #### 8.5.1.10.1 NULL (0000 0000 0000 0000) The NULL command is the *no-operation* command that results in no registers read or written, and the state of the device remains unchanged. The intended use case for the NULL command is during ADC data capture. The command response for the NULL command is the contents of the STATUS register. Any invalid command also gives the NULL response. #### 8.5.1.10.2 RESET (0000 0000 0001 0001) The RESET command resets the ADC to its register defaults. The command is latched by the device at the end of the frame. A reset occurs immediately after the command is latched. The host must wait for $t_{REGACQ}$ after reset before communicating with the device to ensure the registers have assumed their default settings. The device sends an acknowledgment of FF22h when the ADC is properly RESET. The device responds with 0011h if the command word is sent but the frame is not completed and therefore the device is not reset. See the Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated <sup>(1)</sup> When *nnn nnnn* is 0, the response is the requested register data *dddd dddd dddd dddd*. When *nnn nnnn* is greater than 0, the response begins with 111a aaaa annn nnnn, followed by the register data. <sup>(2)</sup> In this case *mmm mmmm* represents the number of registers that are actually written minus one. This value may be less than *nnn nnnn* in some cases. RESET Command section for more information regarding the operation of the reset command. 88-22 illustrates a properly sent RESET command frame. 图 8-22. RESET Command Frame #### 8.5.1.10.3 STANDBY (0000 0000 0010 0010) The STANDBY command places the device in a low-power standby mode. The command is latched by the device at the end of the frame. The device enters standby mode immediately after the command is latched. See the Standby Mode section for more information. This command has no effect if the device is already in standby mode. ### 8.5.1.10.4 WAKEUP (0000 0000 0011 0011) The WAKEUP command returns the device to conversion mode from standby mode. This command has no effect if the device is already in conversion mode. #### 8.5.1.10.5 LOCK (0000 0101 0101 0101) The LOCK command locks the interface, preventing the device from accidentally latching unwanted commands that can change the state of the device. When the interface is locked, the device only responds to the NULL, RREG, and UNLOCK commands. The device continues to output conversion data even when locked. #### 8.5.1.10.6 UNLOCK (0000 0110 0110 0110) The UNLOCK command unlocks the interface if previously locked by the LOCK command. #### 8.5.1.10.7 RREG (101a aaaa annn nnnn) The RREG is used to read the device registers. The binary format of the command word is 101a aaaa annn nnnn, where a aaaa a is the binary address of the register to begin reading and nnn nnnn is the unsigned binary number of consecutive registers to read minus one. There are two cases for reading registers on the ADS131M02. When reading a single register (nnn nnnn = 000 0000b), the device outputs the register contents in the command response word of the following frame. If multiple registers are read using a single command (nnn nnnn > 000 0000b), the device outputs the requested register data sequentially in order of addresses. #### 8.5.1.10.7.1 Reading a Single Register Read a single register from the device by specifying *nnn nnnn* as zero in the RREG command word. As with all SPI commands on the ADS131M02, the response occurs on the output in the frame following the command. Instead of a unique acknowledgment word, the response word is the contents of the register whose address is specified in the command word. 8-23 shows an example of reading a single register. 图 8-23. Reading a Single Register #### 8.5.1.10.7.2 Reading Multiple Registers Multiple registers are read from the device when nnn nnnn is specified as a number greater than zero in the RREG command word. Like all SPI commands on the ADS131M02, the response occurs on the output in the frame following the command. Instead of a single acknowledgment word, the response spans multiple words in order to shift out all requested registers. Continue toggling SCLK to accommodate outputting the entire data stream. ADC conversion data are not output in the frame following an RREG command to read multiple registers. 8-24 shows an example of reading multiple registers. 图 8-24. Reading Multiple Registers #### 8.5.1.10.8 WREG (011a aaaa annn nnnn) The WREG command allows writing an arbitrary number of contiguous device registers. The binary format of the command word is 011a aaaa annn nnnn, where a aaaa a is the binary address of the register to begin writing and nnn nnnn is the unsigned binary number of consecutive registers to write minus one. Send the data to be written immediately following the command word. Write the intended contents of each register into individual words, MSB aligned. If the input CRC is enabled, write this CRC after the register data. The registers are written to the device as they are shifted into DIN. Therefore, a CRC error does not prevent an erroneous value from being written to a register. An input CRC error during a WREG command sets the CRC\_ERR bit in the STATUS register. The device ignores writes to read-only registers or to out-of-bounds addresses. Gaps in the register map address space are still included in the parameter *nnn nnnn*, but are not writeable so no change is made to them. The response to the WREG command that occurs in the following frame appears as 010*a aaaa ammm mmmm* where *mmm mmmm* is the number of registers actually written minus one. This number can be checked by the host against *nnn nnnn* to ensure the expected number of registers are written. 图 8-25. Writing Registers #### 8.5.1.11 Short SPI Frames The SPI frame can be shortened to only send commands and receive responses if the ADCs are disabled and no ADC data are being output by the device. Read out all of the expected output data words from each sample period if the ADCs are enabled. Reading all of the data output with each frame ensures predictable $\overline{DRDY}$ pin behavior. If reading out all the data on each output data period is not feasible, see the *Collecting Data for the First Time or After a Pause in Data Collection* section on how to begin reading data again after a pause from when the ADCs were last enabled. A short frame is not possible when using the RESET command. A full frame must be provided for a device reset to take place when providing the RESET command. #### 8.5.2 Synchronization Synchronization can be performed by the host to ensure the ADC conversions are synchronized to an external event. For example, synchronization can realign the data capture to the expected timing of the host if a glitch on the clock causes the host and device to become out of synchronization. Provide a negative pulse on the $\overline{\text{SYNC}/\text{RESET}}$ pin with a duration less than $t_{\text{w}(\text{RSL})}$ but greater than a CLKIN period to trigger synchronization. The device internally compares the leading negative edge of the pulse to its internal clock that tracks the data rate. The internal data rate clock has timing equivalent to the $\overline{\text{DRDY}}$ pin if configured to assert with a phase calibration setting of 0b. If the negative edge on $\overline{\text{SYNC}/\text{RESET}}$ aligns with the internal data rate clock, the device is determined to be synchronized and therefore no action is taken. If there is misalignment, the digital filters on the device are reset to be synchronized with the $\overline{\text{SYNC}/\text{RESET}}$ pulse. Conversions are immediately restarted when the $\overline{\text{SYNC}/\text{RESET}}$ pin is toggled in global-chop mode. The phase calibration settings on all channels are retained during synchronization. Thus, channels with non-zero phase calibration settings generate conversion results less than a data rate period after the synchronization event occurs. However, the results can be corrupted and are not settled until the respective channels have at least three conversion cycles for the sinc<sup>3</sup> filter to settle. # 8.6 ADS131M02 Registers $\frac{1}{8}$ 8-12 lists the ADS131M02 registers. All register offset addresses not listed in $\frac{1}{8}$ 8-12 should be considered as reserved locations and the register contents should not be modified. 表 8-12. Register Map | | | | | 衣 0 | 5-12. <b>Regis</b> | ter wap | | | | | |------------|------------------|------------|------------------|---------------------------------------------|--------------------|----------|-----------|-------------|---------------|----------| | | | RESET | BIT 15 | BIT 14 | BIT 13 | BIT 12 | BIT 11 | BIT 10 | BIT 9 | BIT 8 | | ADDRESS | REGISTER | VALUE | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | DEVICE SET | TINGS AND INDICA | ATORS (Rea | d-Only Registers | 5) | | | | | | | | 00h | ID | 22xxh | | RESE | RVED | | | CHANC | NT[3:0] | | | 0011 | l lb | 22,,,,,, | | | | RESE | RVED | | | | | 01h | CTATUC | 0500h | LOCK | F_RESYNC | REG_MAP | CRC_ERR | CRC_TYPE | RESET | WLENG | GTH[1:0] | | UIII | STATUS | 0500h | | | RESE | RVED | | | DRDY1 | DRDY0 | | SLOBAL SE | TTINGS ACROSS O | HANNELS | | | | | | | | 1 | | 026 | MODE | 0E10h | RESE | RESERVED REGCRC_EN RX_CRC_EN CRC_TYPE RESET | | | | WLENG | GTH[1:0] | | | 02h | MODE | 0510h | | RESERVED TIMEOUT | | | | SEL[1:0] | DRDY_HiZ | DRDY_FMT | | 025 | CI OCK | 02056 | | | RESE | RVED | | | CH1_EN | CH0_EN | | 03h | CLOCK | 030Eh | RESE | RVED | ТВМ | | OSR[2:0] | | PWI | R[1:0] | | | | | | | 1 | RESE | RVED | | | | | 04h | GAIN | 0000h | RESERVED | | PGAGAIN1[2:0] | | RESERVED | | PGAGAIN0[2:0] | | | | | | | RESERVED | | | GC_D | LY[3:0] | | GC_EN | | 06h | CFG | 0600h | CD_ALLCH | | CD_NUM[2:0] | | | CD_LEN[2:0] | | CD_EN | | | | | | | | CD_TH_I | MSB[15:8] | | | | | 07h | THRSHLD_MSB | 0000h | | | | CD_TH_ | MSB[7:0] | | | | | | | | | | | CD_TH_ | LSB[7:0] | | | | | 08h | THRSHLD_LSB | 0000h | | RESE | RVED | | | DCBLO | CK[3:0] | | | CHANNEL-S | PECIFIC SETTINGS | 3 | | | | | | | | | | | | | | | | PHAS | E0[9:2] | | | | | 09h | CH0_CFG | 0000h | PHAS | E0[1:0] | | RESERVED | | DCBLK0 DIS0 | MUX | (0[1:0] | | | | | | | | | MSB[15:8] | _ | | | | 0Ah | CH0_OCAL_MSB | 0000h | | | | | MSB[7:0] | | | | | | | | | | | | LSB[7:0] | | | | | 0Bh | CH0_OCAL_LSB | 0000h | | | | | RVED | | | | | | | | | | | GCAL0 I | MSB[15:8] | | | | | 0Ch | CH0_GCAL_MSB | 8000h | | | | | MSB[7:0] | | | | | | | | | | | | LSB[7:0] | | | | | 0Dh | CH0_GCAL_LSB | 0000h | | | | | RVED | | | | | | | | | | | | E1[9:2] | | | | | 0Eh | CH1_CFG | 0000h | PHAS | E1[1:0] | | RESERVED | | DCBLK1 DIS0 | MUX | (1[1:0] | | | | | | | | | MSB[15:8] | | | | | 0Fh | CH1_OCAL_MSB | 0000h | | | | | MSB[7:0] | | | | | | | | | | | | LSB[7:0] | | | | | 10h | CH1_OCAL_LSB | 0000h | | | | | RVED | | | | | | | | | | | | MSB[15:8] | | | | | 11h | CH1_GCAL_MSB | 8000h | | | | | MSB[7:0] | | | | | | | | | | | | LSB[7:0] | | | | | 12h | CH1_GCAL_LSB | 0000h | | | | | RVED | | | | | REGISTER N | MAP CRC AND RES | FRVFD RF | GISTERS | | | ILOL | | | | | | 0.01. | ONO AND NEO | | 512113 | | | REG C | RC[15:8] | | | | | 3Eh | REGMAP_CRC | 0000h | | | | | RC[7:0] | | | | | | | | | | | | RVED | | | | | 3Fh | RESERVED | 0000h | | | | | | | | | | | | | | | | KESE | RVED | | | | Complex bit access types are encoded to fit into small table cells. $\frac{1}{2}$ 8-13 shows the codes that are used for access types in this section. 表 8-13. Access Type Codes | Access Type | Code | Description | |------------------------|------|----------------------------------------| | Read Type | | | | R | R | Read | | Write Type | | | | W | W | Write | | Reset or Default Value | | | | -n | | Value after reset or the default value | # 8.6.1 ID Register (Address = 0h) [reset = 22xxh] The ID register is shown in 8 - 26 and described in 8 - 14. Return to the Summary Table. #### 图 8-26. ID Register | | | | | - 0 | | | | | | |----|------------|------|----|-----|--------|---------|---|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | RESE | RVED | | | CHANCI | NT[3:0] | | | | | | R-00 | 010b | | | R-00 | 10b | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | RESERVED | | | | | | | | | | | R-xxxxxxxb | | | | | | | | | # 表 8-14. ID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|--------------|------|-----------|----------------------------------------------| | 15:12 | RESERVED | R | 0010b | Reserved | | | | | | Always reads 0010b | | 11:8 | CHANCNT[3:0] | R | 0010b | Channel count | | | | | | Always reads 0010b | | 7:0 | RESERVED | R | xxxxxxxxb | Reserved | | | | | | Values are subject to change without notice. | Product Folder Links: ADS131M02 46 # 8.6.2 STATUS Register (Address = 1h) [reset = 0500h] The STATUS register is shown in $\[ 8 \]$ 8-27 and described in 表 8-15. Return to the Summary Table. ### 图 8-27. STATUS Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------|----------|---------|---------|----------|-------|--------------|-----| | LOCK | F_RESYNC | REG_MAP | CRC_ERR | CRC_TYPE | RESET | WLENGTH[1:0] | | | R-0b | R-0b | R-0b | R-0b | R-0b | R-1b | R-0 | 01b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | DRDY1 | DRDY0 | | | | | | | R-0b | R-0b | | | | | | # 表 8-15. STATUS Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|--------------|------|---------|---------------------------------------------------| | 15 | LOCK | R | 0b | SPI interface lock indicator | | 15 | LOCK | | OD | | | | | | | 0b = Unlocked (default) | | | | | | 1b = Locked | | 14 | F_RESYNC | R | 0b | ADC resynchronization indicator. | | | | | | This bit is set each time the ADC resynchronizes. | | | | | | 0b = No resynchronization (default) | | | | | | 1b = Resynchronization occurred | | 13 | REG_MAP | R | 0b | Register map CRC fault indicator | | | | | | 0b = No change in the register map CRC (default) | | | | | | 1b = Register map CRC changed | | 12 | CRC_ERR | R | 0b | SPI input CRC error indicator | | | | | | 0b = No CRC error (default) | | | | | | 1b = Input CRC error occured | | 11 | CRC_TYPE | R | 0b | CRC type | | | | | | 0b = 16 bit CCITT (default) | | | | | | 1b = 16 bit ANSI | | 10 | RESET | R | 1b | Reset status | | | | | | 0b = Not reset | | | | | | 1b = Reset occurred (default) | | 9:8 | WLENGTH[1:0] | R | 01b | Data word length | | | | | | 00b = 16 bit | | | | | | 01b = 24 bits (default) | | | | | | 10b = 32 bits; zero padding | | | | | | 11b = 32 bits; sign extension for 24-bit ADC data | | 7:2 | RESERVED | R | 000000b | Reserved | | | | | | Always reads 00000b | # 表 8-15. STATUS Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | | |-----|-------|------|-------|----------------------------------------|--| | 1 | DRDY1 | R | 0b | Channel 1 ADC data available indicator | | | | | | | 0b = No new data available | | | | | | | 1b = New data are available | | | 0 | DRDY0 | R | 0b | Channel 0 ADC data available indicator | | | | | | | 0b = No new data available | | | | | | | 1b = New data are available | | # 8.6.3 MODE Register (Address = 2h) [reset = 0510h] The MODE register is shown in 8 - 28 and described in 8 - 28. Return to the Summary Table. ### 图 8-28. MODE Register | | | | • • | - 3 | | | | |----------|---------------------|---------|---------------|----------|----------|----------|----------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | RESERVED | RESERVED REG_CRC_EN | | RX_CRC_EN | CRC_TYPE | RESET | WLENG | STH[1:0] | | R/W-00b | | R/W-0b | R/W-0b | R/W-0b | R/W-1b | R/W | /-01b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RESERVED | | TIMEOUT | DRDY_SEL[1:0] | | DRDY_HiZ | DRDY_FMT | | | R/W-000b | | | R/W-1b | R/W | -00b | R/W-0b | R/W-0b | # 表 8-16. MODE Register Field Descriptions | | 表 8-16. MODE Register Field Descriptions | | | | | | | | | | |-------|------------------------------------------|-------|-------|---------------------------------------------------|--|--|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | | | 15:14 | RESERVED | R/W | 00b | Reserved | | | | | | | | | | | | Always write 00b | | | | | | | | 13 | REG_CRC_EN | R/W | 0b | Register map CRC enable | | | | | | | | | | | | 0b = Register CRC disabled (default) | | | | | | | | | | | | 1b = Register CRC enabled | | | | | | | | 12 | RX_CRC_EN | R/W | 0b | SPI input CRC enable | | | | | | | | | | | | 0b = Disabled (default) | | | | | | | | | | | | 1b = Enabled | | | | | | | | 11 | CRC_TYPE | R/W | 0b | SPI input and output, register map CRC type | | | | | | | | | | | | 0b = 16-bit CCITT (default) | | | | | | | | | | | | 1b = 16-bit ANSI | | | | | | | | 10 | RESET | R/W | 1b | Reset | | | | | | | | | | 1,411 | | Write 0b to clear this bit in the STATUS register | | | | | | | | | | | | 0b = No reset | | | | | | | | | | | | 1b = Reset occurred (default by definition) | | | | | | | | | | | | | | | | | | | | 9:8 | WLENGTH[1:0] | R/W | 01b | Data word length selection | | | | | | | | | | | | 00b = 16 bits | | | | | | | | | | | | 01b = 24 bits (default) | | | | | | | | | | | | 10b = 32 bits; LSB zero padding | | | | | | | | | | | | 11b = 32 bits; MSB sign extension | | | | | | | | 7:5 | RESERVED | R/W | 000b | Reserved | | | | | | | | | | | | Always write 000b | | | | | | | | 4 | TIMEOUT | R/W | 1b | SPI Timeout enable | | | | | | | | | | | | 0b = Disabled | | | | | | | | | | | | 1b = Enabled (default) | | | | | | | | | | | | | | | | | | | Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback # 表 8-16. MODE Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|-------------------------------------------------------| | 3:2 | DRDY_SEL[1:0] | R/W | 00b | DRDY pin signal source selection | | | | | | 00b = Most lagging enabled channel (default) | | | | | | 01b = Logic OR of all the enabled channels | | | | | | 10b = Most leading enabled channel | | | | | | 11b = Most leading enabled channel | | 1 | DRDY_HiZ | R/W | 0b | DRDY pin state when conversion data are not available | | | | | | 0b = Logic high (default) | | | | | | 1b = High impedance | | 0 | DRDY_FMT | R/W | 0b | DRDY signal format when conversion data are available | | | | | | 0b = Logic low (default) | | | | | | 1b = Low pulse with a fixed duration | # 8.6.4 CLOCK Register (Address = 3h) [reset = 030Eh] The CLOCK register is shown in 图 8-29 and described in 表 8-17. Return to the Summary Table. ### 图 8-29. CLOCK Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------|-----------|--------|----|----------|----------|---|---| | | CH1_EN | CH0_EN | | | | | | | | R-000000b | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RESE | RVED | ТВМ | | OSR[2:0] | PWR[1:0] | | | | R/W | -00b | R/W-0b | | R/W | ′-10b | | | # 表 8-17. CLOCK Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------|------|---------|-------------------------------------------------------| | 15:10 | RESERVED | R | 000000b | Reserved | | | | | | Always reads 000000b | | 9 | CH1_EN | R/W | 1b | Channel 1 ADC enable | | | | | | 0b = Disabled | | | | | | 1b = Enabled (default) | | 8 | CH0_EN | R/W | 1b | Channel 0 ADC enable | | | | | | 0b = Disabled | | | | | | 1b = Enabled (default) | | 7:6 | RESERVED | R/W | 00b | Reserved | | | | | | Always write 00b | | 5 | ТВМ | R/W | 0b | Modulator oversampling ratio 64 selection (TurboMode) | | | | | | 0b = OSR set by Bit 4:2 , i.e. OSR[2:0] | | | | | | 1b = OSR of 64 is selected | | 4:2 | OSR[2:0] | R/W | 011b | Modulator oversampling ratio selection | | | | | | 000b = 128 | | | | | | 001b = 256 | | | | | | 010b = 512 | | | | | | 011b = 1024 (default) | | | | | | 100b = 2048 | | | | | | 101b = 4096 | | | | | | 110b = 8192 | | | | | | 111b = 16256 | | 1:0 | PWR[1:0] | R/W | 10b | Power mode selection | | | | | | 00b = Very-low-power | | | | | | 01b = Low-power | | | | | | 10b = High-resolution (default) | | | | | | 11b = High-resolution | | | | | | | Copyright © 2021 Texas Instruments Incorporated # 8.6.5 GAIN1 Register (Address = 4h) [reset = 0000h] The GAIN1 register is shown in 8 - 30 and described in 8 - 18. Return to the Summary Table. # 图 8-30. GAIN1 Register # 表 8-18. GAIN1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|---------------|------|---------|----------------------------------| | 15:10 | RESERVED | R/W | 000000b | Reserved Always write 000000b | | 7 | RESERVED | R/W | 0b | Reserved Always write 0b | | 6:4 | PGAGAIN1[2:0] | R/W | 000b | PGA gain selection for channel 1 | | | | | | 000b = 1 (default) | | | | | | 001b = 2 | | | | | | 010b = 4 | | | | | | 011b = 8 | | | | | | 100b = 16 | | | | | | 101b = 32 | | | | | | 110b = 64 | | | | | | 111b = 128 | | 3 | RESERVED | R/W | 0b | Reserved | | | | | | Always write 0b | | 2:0 | PGAGAIN0[2:0] | R/W | 000b | PGA gain selection for channel 0 | | | | | | 000b = 1 (default) | | | | | | 001b = 2 | | | | | | 010b = 4 | | | | | | 011b = 8 | | | | | | 100b = 16 | | | | | | 101b = 32 | | | | | | 110b = G64 | | | | | | 111b = 128 | Product Folder Links: ADS131M02 # 8.6.6 RESERVED Register (Address = 5h) [reset = 0000h] The RESERVED register is shown in 图 8-31 and described in 表 8-19. Return to the Summary Table. # 图 8-31. RESERVED Register # 表 8-19. RESERVED Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-----------------------|----------------------------------------| | 15:0 | RESERVED | R/W | 00000000<br>00000000b | Reserved Always write 000000000000000b | # 8.6.7 CFG Register (Address = 6h) [reset = 0600h] Return to the Summary Table. # 图 8-32. CFG Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----------|----------------------|----------|----|-------------|----------|---|--------| | | RESERVED | | | GC_E | DLY[3:0] | | GC_EN | | | R/W-000b | | | R/W | -0011b | | R/W-0b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CD_ALLCH | CD_ALLCH CD_NUM[2:0] | | | CD_LEN[2:0] | | | CD_EN | | R/W-0b | | R/W-000b | | | R/W-000b | | R/W-0b | # 表 8-20. CFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-------------|------|-------|-----------------------------------------------------------------------------------------| | 15:13 | RESERVED | R/W | 000b | Reserved Always write 000b | | 12:9 | GC_DLY[3:0] | R/W | 0011b | Global-chop delay selection Delay in modulator clock periods before measurement begins | | | | | | 0000b = 2 | | | | | | 0001b = 4 | | | | | | 0010b = 8 | | | | | | 0011b = 16 (default) | | | | | | 0100b = 32 | | | | | | 0101b = 64 | | | | | | 0110b = 128 | | | | | | 0111b = 256 | | | | | | 1000b = 512 | | | | | | 1001b = 1024 | | | | | | 1010b = 2048 | | | | | | 1011b = 4096 | | | | | | 1100b = 8192 | | | | | | 1101b = 16384 | | | | | | 1110b = 32768 | | | | | | 1111b = 65536 | | 8 | GC_EN | R/W | 0b | Global-chop enable | | | | | | 0b = Disabled (default) | | | | | | 1b = Enabled | | 7 | CD_ALLCH | R/W | 0b | Current-detect channel selection | | | | | | Channels required to trigger current-detect | | | | | | 0b = Any channel (default) | | | | | | 1b = All channels | Submit Document Feedback ### 表 8-20. CFG Register Field Descriptions (continued) | | 表 8-20. CFG Register Field Descriptions (continued) | | | | | | | | |-----|-----------------------------------------------------|------|-------|---------------------------------------------------------------------|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | 6:4 | CD_NUM[2:0] | R/W | 000b | Number of current-detect exceeded thresholds selection | | | | | | | | | | Number of current-detect exceeded thresholds to trigger a detection | | | | | | | | | | 000b = 1 (default) | | | | | | | | | | 001b = 2 | | | | | | | | | | 010b = 4 | | | | | | | | | | 011b = 8 | | | | | | | | | | 100b = 16 | | | | | | | | | | 101b = 32 | | | | | | | | | | 110b = 64 | | | | | | | | | | 111b = 128 | | | | | | 3:1 | CD_LEN[2:0] | R/W | 000b | Current-detect measurement length selection | | | | | | | | | | Current-detect measurement length in conversion periods | | | | | | | | | | 000b = 128 (default) | | | | | | | | | | 001b = 256 | | | | | | | | | | 010b = 512 | | | | | | | | | | 011b = 768 | | | | | | | | | | 100b = 1280 | | | | | | | | | | 101b = 1792 | | | | | | | | | | 110b = 2560 | | | | | | | | | | 111b = 3584 | | | | | | 0 | CD_EN | R/W | 0b | Current-detect mode enable | | | | | | | | | | 0b = Disabled (default) | | | | | | | | | | 1b = Enabled | | | | | | | | | | | | | | | # 8.6.8 THRSHLD\_MSB Register (Address = 7h) [reset = 0000h] The THRSHLD\_MSB register is shown in 图 8-33 and described in 表 8-21. Return to the Summary Table. ### 图 8-33. THRSHLD MSB Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-----------------|----------------|----|---------|---------|----|---|---| | CD_TH_MSB[15:8] | | | | | | | | | R/W-0000000b | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CD_TH_MSB[7:0] | | | | | | | | | | | R/W-000 | 000000b | | | | | | | | | | | | | # 表 8-21. THRSHLD\_MSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-----------------|------|-----------------------|-----------------------------------| | 15:0 | CD_TH_MSB[15:0] | R/W | 00000000<br>00000000b | Current-detect mode threshold MSB | Product Folder Links: ADS131M02 # 8.6.9 THRSHLD\_LSB Register (Address = 8h) [reset = 0000h] The THRSHLD\_LSB register is shown in 图 8-34 and described in 表 8-22. Return to the Summary Table. ### 图 8-34. THRSHLD\_LSB Register # 表 8-22. THRSHLD\_LSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------------|------|----------|------------------------------------------------| | 15:8 | CD_TH_LSB[7:0] | R/W | 0000000b | Current-detect mode threshold LSB | | 7:4 | RESERVED | R | 0000b | Reserved | | | | | | Always write 0000b | | 3:0 | DCBLOCK[3:0] | R/W | 0000b | DC block filter setting, see 表 8-4for details. | | | | | | Value of coefficient a | | | | | | 0000b = DC block filter disabled | | | | | | 0001b = 1/4 | | | | | | 0010b = 1/8 | | | | | | 0011b = 1/16 | | | | | | 0100b = 1/32 | | | | | | 0101b = 1/64 | | | | | | 0110b = 1/128 | | | | | | 0111b = 1/256 | | | | | | 1000b = 1/512 | | | | | | 1001b = 1/1024 | | | | | | 1010b = 1/2048 | | | | | | 1011b = 1/4096 | | | | | | 1100b = 1/8192 | | | | | | 1101b = 1/16384 | | | | | | 1110b = 1/32768 | | | | | | 1111b = 1/65536 | # 8.6.10 CH0\_CFG Register (Address = 9h) [reset = 0000h] The CH0\_CFG register is shown in 图 8-35 and described in 表 8-23. Return to the Summary Table. 图 8-35. CH0\_CFG Register 表 8-23. CH0\_CFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------------|------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 15:6 | PHASE0[9:0] | R/W | 0000000000<br>b | Channel 0 phase delay Phase delay in modulator clock cycles provided in two's complement format. See \$\frac{1}{8}.5\$ for details. | | 5:3 | RESERVED | R | 000b | Reserved Always write 000b | | 2 | DCBLK0_DIS0 | R/W | 0b | DC block filter for channel 0 disable 0b = Controlled by DCBLOCK[3:0] (detault) 1b = Disabled for this channel | | 1:0 | MUX0[1:0] | R/W | 00b | Channel 0 input selection 00b = AIN0P and AIN0N (default) 01b = ADC inputs shorted 10b = Positive DC test signal 11b = Negative DC test signal | Product Folder Links: ADS131M02 # 8.6.11 CH0\_OCAL\_MSB Register (Address = Ah) [reset = 0000h] The CH0\_OCAL\_MSB register is shown in 图 8-36 and described in 表 8-24. Return to the Summary Table. ### 图 8-36. CH0\_OCAL\_MSB Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----|----------------|----|---------|-----------|----|---|---| | | | | OCAL0_I | MSB[15:8] | | | | | | R/W-0000000b | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OCAL0_MSB[7:0] | | | | | | | | | | | R/W-00 | 000000b | | | | | | | | | | | | | # 表 8-24. CH0\_OCAL\_MSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-----------------|------|-----------------------|---------------------------------------------------| | 15:0 | OCAL0_MSB[15:0] | R/W | 00000000<br>00000000b | Channel 0 offset calibration register bits [23:8] | ### 8.6.12 CH0\_OCAL\_LSB Register (Address = Bh) [reset = 0000h] The CH0\_OCAL\_LSB register is shown in 图 8-37 and described in 表 8-25. Return to the Summary Table. #### 图 8-37. CH0 OCAL LSB Register | | | рц • | • • • • • • • • • • • • • • • • • • • • | | | | | | | | |----------------|----|------|-----------------------------------------|--------|----|---|---|--|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | OCAL0_LSB[7:0] | | | | | | | | | | | | R/W-0000000b | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | RESERVED | | | | | | | | | | | | | | | R-0000 | 00000b | | | | | | | | | | | | | | | | | | | ### 表 8-25. CH0\_OCAL\_LSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | | |------|----------------|------|-----------|--------------------------------------------------|--| | 15:8 | OCAL0_LSB[7:0] | R/W | 00000000b | Channel 0 offset calibration register bits [7:0] | | | 7:0 | RESERVED | R | 0000000b | Reserved | | | | | | | Always reads 00000000b | | ### 8.6.13 CH0\_GCAL\_MSB Register (Address = Ch) [reset = 8000h] The CH0\_GCAL\_MSB register is shown in 图 8-38 and described in 表 8-26. Return to the Summary Table. ### 图 8-38. CH0\_GCAL\_MSB Register | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |-----|-----------------|----|----|---------|---------|----|---|---|--|--| | Ī | GCAL0_MSB[15:8] | | | | | | | | | | | | R/W-10000000b | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | ľ | GCAL0_MSB[7:0] | | | | | | | | | | | | | | | R/W-000 | 000000b | | | | | | | - 1 | | | | | | | | | | | # 表 8-26. CH0\_GCAL\_MSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-----------------|------|---------------------|-------------------------------------------------| | 15:0 | GCAL0_MSB[15:0] | R/W | 100000000<br>00000b | Channel 0 gain calibration register bits [23:8] | ### 8.6.14 CH0\_GCAL\_LSB Register (Address = Dh) [reset = 0000h] The CH0\_GCAL\_LSB register is shown in 图 8-39 and described in 表 8-27. Return to the Summary Table. #### 图 8-39. CH0 GCAL LSB Register | | | | · · · · · · · · · · · · · · · · · · · | | | | | | | | |----|----------------|----|---------------------------------------|-------|----|---|---|--|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | GCAL0_LSB[7:0] | | | | | | | | | | | | R/W-00000000b | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | RESERVED | | | | | | | | | | | | | | R-0000 | 0000b | | | | | | | ### 表 8-27. CH0\_GCAL\_LSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | |------|----------------|------|----------|------------------------------------------------|--|--| | 15:8 | GCAL0_LSB[7:0] | R/W | 0000000b | Channel 0 gain calibration register bits [7:0] | | | | 7:0 | RESERVED | R | 0000000b | Reserved | | | | | | | | Always reads 00000000b | | | Product Folder Links: ADS131M02 Submit Document Feedback # 8.6.15 CH1\_CFG Register (Address = Eh) [reset = 0000h] The CH1\_CFG register is shown in 图 8-40 and described in 表 8-28. Return to the Summary Table. ### 图 8-40. CH1\_CFG Register ### 表 8-28. CH1\_CFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | |------|-------------|-----------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15:6 | PHASE1[9:0] | R/W | 0000000000<br>b | Channel 1 phase delay Phase delay in modulator clock cycles provided in two's complement format. See \$\frac{\pi}{8}\$-5 for details. | | | | 5:3 | RESERVED | R 000b Reserved Always reads 000b | | | | | | 2 | DCBLK1_DIS0 | R/W | Ob | DC block filter for channel 1 disable 0b = Controlled by DCBLOCK[3:0] (default) 1b = Disabled for this channel | | | | 1:0 | MUX1[1:0] | R/W | 00b | Channel 1 input selection 00b = AIN1P and AIN1N (default) 01b = ADC inputs shorted 10b = Positive DC test signal 11b = Negative DC test signal | | | ### 8.6.16 CH1\_OCAL\_MSB Register (Address = Fh) [reset = 0000h] The CH1\_OCAL\_MSB register is shown in 图 8-41 and described in 表 8-29. Return to the Summary Table. # 图 8-41. CH1\_OCAL\_MSB Register | | | | _ | | | | | | | | |-----------------|----------------|----|--------|---------|----|---|---|--|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | OCAL1_MSB[15:8] | | | | | | | | | | | | R/W-0000000b | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | OCAL1_MSB[7:0] | | | | | | | | | | | | | | R/W-00 | 000000b | | | | | | | | | | | | | | | | | | | # 表 8-29. CH1\_OCAL\_MSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-----------------|------|----------------------|---------------------------------------------------| | 15:0 | OCAL1_MSB[15:0] | R/W | 00000000<br>0000000b | Channel 1 offset calibration register bits [23:8] | ### 8.6.17 CH1\_OCAL\_LSB Register (Address = 10h) [reset = 0000h] The CH1\_OCAL\_LSB register is shown in 图 8-42 and described in 表 8-30. Return to the Summary Table. Submit Document Feedback 62 #### 图 8-42. CH1 OCAL LSB Register | | | | _ | | | | | | | | |----|----------------|----|--------|-------|----|---|---|--|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | OCAL1_LSB[7:0] | | | | | | | | | | | | R/W-0000000b | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | RESERVED | | | | | | | | | | | | | | R-0000 | 0000b | | | | | | | ### 表 8-30. CH1\_OCAL\_LSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | | |------|----------------|------|----------|--------------------------------------------------|--| | 15:8 | OCAL1_LSB[7:0] | R/W | 0000000b | Channel 1 offset calibration register bits [7:0] | | | 7:0 | RESERVED | R | 0000000b | Reserved | | | | | | | Always reads 00000000b | | Product Folder Links: ADS131M02 ### 8.6.18 CH1\_GCAL\_MSB Register (Address = 11h) [reset = 8000h] The CH1\_GCAL\_MSB register is shown in 图 8-43 and described in 表 8-31. Return to the Summary Table. ### 图 8-43. CH1\_GCAL\_MSB Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | |-----------------|----|----|---------|---------|----|---|---|--|--|--| | GCAL1_MSB[15:8] | | | | | | | | | | | | R/W-10000000b | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | GCAL1_MSB[7:0] | | | | | | | | | | | | | | | R/W-000 | 000000b | | | | | | | | | | | | | | | | | | | # 表 8-31. CH1\_GCAL\_MSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-----------------|------|---------------------|-------------------------------------------------| | 15:0 | GCAL1_MSB[15:0] | R/W | 100000000<br>00000b | Channel 1 gain calibration register bits [23:8] | ### 8.6.19 CH1\_GCAL\_LSB Register (Address = 12h) [reset = 0000h] The CH1\_GCAL\_LSB register is shown in 图 8-44 and described in 表 8-32. Return to the Summary Table. #### 图 8-44. CH1 GCAL LSB Register | | | | _ | | | | | | | |----------|--------------|----|--------|----------|----|---|---|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | GCAL1_ | LSB[7:0] | | | | | | | | R/W-0000000b | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RESERVED | | | | | | | | | | | | R-00000000b | | | | | | | | | | i e | | | | | | | | | | ### 表 8-32. CH1\_GCAL\_LSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | | |------|----------------|------|---------------------------------------------------------|------------------------|--| | 15:8 | GCAL1_LSB[7:0] | R/W | 0000000b Channel 1 gain calibration register bits [7:0] | | | | 7:0 | RESERVED | R | 0000000b | Reserved | | | | | | | Always reads 00000000b | | # 8.6.20 REGMAP\_CRC Register (Address = 3Eh) [reset = 0000h] The REGMAP\_CRC register is shown in 图 8-45 and described in 表 8-33. Return to the Summary Table. # 图 8-45. REGMAP\_CRC Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |----|------------------|----|----|----|----|---|---|--|--| | | REG_CRC[15:8] | | | | | | | | | | | R-0000000000000b | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | REG_CRC[7:0] | | | | | | | | | | | R-0000000000000b | | | | | | | | | | | | | | | | | | | | # 表 8-33. REGMAP\_CRC Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|---------------|------|-----------------------|------------------| | 15:0 | REG_CRC[15:0] | R | 00000000<br>00000000b | Register map CRC | Product Folder Links: ADS131M02 # 8.6.21 RESERVED Register (Address = 3Fh) [reset = 0000h] The RESERVED register is shown in 图 8-46 and described in 表 8-34. Return to the Summary Table. ### 图 8-46. RESERVED Register | | | | • | • | • | | | | | |-----|---------------|----|----|----|----|----|---|---|--| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | RESERVED | | | | | | | | | | | R/W-00000000b | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RESERVED | | | | | | | | | | | R/W-0000000b | | | | | | | | | | - 1 | | | | | | | | | | # 表 8-34. RESERVED Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-----------------------|--------------------------------------------| | 15:0 | RESERVED | R/W | 00000000<br>00000000b | Reserved,<br>Always write 000000000000000b | ### 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 9.1 Application Information #### 9.1.1 Unused Inputs and Outputs Leave any unused analog inputs floating or connect them to AGND. Do not float unused digital inputs because excessive power-supply leakage current can result. Tie all unused digital inputs to the appropriate levels, DVDD or DGND. Leave the $\overline{DRDY}$ pin unconnected or connect it to DVDD using a weak pullup resistor if unused. #### 9.1.2 Antialiasing An analog low-pass filter is required in front of each of the channel inputs to prevent out-of-band noise and interferers from coupling into the band of interest. Because the ADS131M02 is a delta-sigma ADC, the integrated digital filter provides substantial attenuation for frequencies outside of the band of interest up to the frequencies adjacent to $f_{MOD}$ . Therefore, a single-order RC filter provides sufficient antialiasing protection in the vast majority of applications. Choosing the values of the resistor and capacitor depends on the desired cutoff frequency, limiting source impedance for the ADC inputs, and providing enough instantaneous charge to the ADC input sampling circuit through the filter capacitor. 9-1 shows the recommended filter component values. These recommendations are sufficient for CLKIN frequencies between 2 MHz and 8.2 MHz. 图 9-1. Recommended Antialiasing Circuitry Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated #### 9.1.3 Minimum Interface Connections § 9-2 depicts how the ADS131M02 can be configured for the minimum number of interface pins. This configuration is useful when using data isolation to minimize the number of isolation channels required or when the microcontroller (MCU) pins are limited. The CLKIN pin requires an LVCMOS clock that can be either generated by the MCU or created using a local LVCMOS output device. Tie the $\overline{SYNC}/\overline{RESET}$ pin to DVDD in hardware if unused. The $\overline{DRDY}$ pin can be left floating if unused. Connect either $\overline{SYNC}/\overline{RESET}$ or $\overline{DRDY}$ to the MCU to ensure the MCU stays synchronized to ADC conversions. If the MCU provides CLKIN, the CLKIN periods can be counted to determine the sample period rather than forcing synchronization using the $\overline{SYNC}/\overline{RESET}$ pin or monitoring the $\overline{DRDY}$ pin. Synchronization cannot be regained if a bit error occurs on the clock and samples can be missed if the $\overline{SYNC}/\overline{RESET}$ or $\overline{DRDY}$ pins are not used. $\overline{CS}$ can be tied low in hardware if the ADS131M02 is the only device on the SPI bus. Ensure the data input and output CRC are enabled and are used to guard against faulty register reads and writes if $\overline{CS}$ is tied low permanently. 图 9-2. Minimum Connections Required to Operate the ADS131M02 #### 9.1.4 Multiple Device Configuration Multiple ADS131M02 devices can be arranged to capture all signals simultaneously. The same clock must be provided to all devices and the SYNC/RESET pins must be strobed simultaneously at least one time to align the sample periods internally between devices. The phase settings of each device can be changed uniquely, but the host must take care to record which channel in the group of devices represents the *zero* phase. The devices can also share the SPI bus where only the $\overline{CS}$ pins for each device are unique. Each device can be addressed sequentially by asserting $\overline{CS}$ for the device that the host wishes to communicate with. The DOUT pin remains high impedance when the $\overline{CS}$ pin is high, allowing the DOUT lines to be shared between devices as long as no two devices sharing the bus simultaneously have their $\overline{CS}$ pins low. $\boxed{S}$ 9-3 shows multiple devices configured for simultaneous data acquisition while sharing the SPI bus. Monitoring the DRDY output of only one of the devices is sufficient because all devices convert simultaneously. 图 9-3. Multiple Device Configuration ### 9.1.5 Power Metrology Applications Each channel of the ADS131M02 is identical, giving designers the flexibility to sense voltage or current with any channel. Simultaneous sampling allows the application to calculate instantaneous power for any simultaneous voltage and current measurement. This section provides several diagrams depicting the common energy metrology configurations that can be used with the ADS131M02. A Rogowski coil can alternatively be used to sense current in the following examples wherever a CT is used. The integration to determine the current flowing through the Rogowski coil is done digitally if that modification is made. RC antialiasing filters are not shown in the following diagrams for simplicity, but are recommended for all channels. § 9-4 shows a single phase configuration where the live current is monitored using a CT and the live phase voltage is measured using a voltage divider. 图 9-4. Single-Phase CT for Live and Neutral Currents, With Phase Voltage Measured #### 9.1.6 Code Example This section contains example pseudocode for a simple program that configures and streams data from the ADS131M02. The pseudocode is written to resemble C code. The code uses several descriptive precompiler-defined constants that are indicated in upper case. The definitions are not included for brevity. The program works in three sections: MCU initialization, ADC configuration, and data streaming. The MCU is initialized by enabling the necessary peripherals for this example. These peripherals include an SPI port, a GPIO configured as an input for the ADS131M02 $\overline{DRDY}$ output, a clock output to connect to the ADS131M02 CLKIN input, and a direct memory access (DMA) module that streams data from the SPI port into memory without significant processor intervention. The SPI port is configured to a 24-bit word size because the ADC default SPI word size is 24 bits. The $\overline{CS}$ pin is configured to remain low as long as the SPI port is busy so that it does not de-assert in the middle of a frame. The ADC is configured through register writes. A function referred to as *adcRegisterWrite* writes an ADC register using the SPI peripheral. No CRC data integrity is used in this example for simplicity, but is recommended. The ADC outputs are initially disabled so short frames can be written during initialization consistent with the guidance provided in the *Short SPI Frames* section. The ADC is configured to output DRDY as pulses, the gain is changed to 32 for channels 1 and 3, and the DC block filter is used with a corner frequency of 622 mHz. Finally, the ADC word size is changed to 32 bits with an MSB sign extension to accommodate the MCU memory length and to allow for 32-bit DMA transfers. All other settings are left as defaults. Data streaming is performed by using an interrupt that is configured to trigger on a negative edge received on the GPIO connected to the $\overline{DRDY}$ pin. The interrupt service routine, referred to as DRDY interrupt, sends six 32-bit dummy words to assert $\overline{CS}$ and to toggle SCLK for the length of the entire ADC output frame. The ADC output frame consists of one 32-bit status word, four 32-bit ADC conversion data words, and an optional 32-bit CRC word. The frame is long enough for output CRC even though the CRC word is disabled in this example. The DMA module is configured to trigger upon receiving data on the SPI input. The DMA automatically sends the ADC data to a predetermined memory location as soon as the data are shifted into the MCU through the SPI input. ``` bool firstRead = true; // Flag to tell us if we are reading ADC data for the// first time signed long adcData; // Location where DMA will store ADC data in memory, // length defined elsewhere/ Interrupt the MCU each time DRDY asserts when collecting data DRDYinterupt(){ // Clear the ADC's 2-deep FIFO on the first read if(firstRead){ for(i=0; i<numFrameWords; i++) {</pre> SPI.write(spiDummyWord + i); for(i=0; i<numFrameWords; i++) { SPI.read(); firstRead = false; // Clear the flag // Let the DMA start sending ADC data to memory DMA.enable(); for (i=0; i<numFrameWords; i++){// Send the dummy data to the ADC to get// the ADC data SPI.write(spiDummyWord + i); adcRegisterWrite Short function that writes one ADC register at a time. Blocks return until SPI is idle. Returns false if the word length is wrong. param ``` Submit Document Feedback #### www.ti.com.cn ``` addrMask: 16-bit register address mask data: data to write adcWordLength: word length which ADC expects. Either 16, 24 or 32. return true if word length was valid false if not * / bool adcRegisterWrite(unsigned short addrMask, unsigned short data, unsigned char adcWordLength) { // Stores the amount of bit shift based on unsigned char shiftValue; // ADC word length if (adcWordLength==16) { shiftValue = 0; // If length is 16, no shift }else if(adcWordLength==24) { shiftValue = 8; // If length is 24, shift left by 8 }else if(adcWordLength==32){ // If length is 32, shift left by 16 shiftValue = 16; }else{ // If not, invalid length return false; // Write address and opcode SPI.write((WREG OPCODE | addrMask) << shiftValue);// Shift to accommodate ADC word length SPI.write(data << shiftValue);// Write register data while(SPI.isBusy()); // Wait for data to complete sending return true; main routine * / main(){ enableSupplies(); GPIO.inputEnable('input'); // Enable GPIO connected to DRDY clkout.enable(8192000); // Enable 8.192 MHz clock to CLKIN SPI.enable(); // Enable SPI port SPI.wordLengthSet(24); // ADC default word length is 24 bits SPI.configCS(STAY_ASSERTED);// Configure CS to remain asserted until frame// is complete while (!GPIO.read(\overline{)}) {} // Wait for DRDY to go high indicating it is ok// to talk to ADC // Write CLOCK register // Turn off all channels so short// frames can be written adcRegisterWrite(CLOCK ADDR, ALL CH DISABLE MASK | during7/ config OSR_1024_MASK | PWR_HR_MASK, 24); // Re-write defaults for other bits// in CLOCK register adcRegisterWrite(MODE ADDR, // Write MODE register RESET_MASK | DRDY_FMT_PULSE_MASK | // Clear the RESET flag, make DRDY// active low pulse // Re-write defaults for other bits WLENGTH 24 MASK | SPI TIMEOUT MASK, 24; // in MODE register adcRegisterWrite(GAIN1 ADDR, // Write GAIN1 register // Set channels 1 and 3 PGA gain to PGAGAIN3_32_MASK | PGAGAIN1_32_MASK, 24); // 32 in this example// Leave channels 0 and 2 at default// gain of \overline{1} adcRegisterWrite(THRSHLD LSB ADDR, // Write THRSHLD LSB register // Set DCBLOCK filter to have a// corner frequency of 622 mHz DMA.triggerSet(SPI); // Configure DMA to trigger when data comes in// on the MCU SPI port DMA.txAddrSet(SPI.rxAddr());// Set the DMA to take from the incoming SPI // port DMA.rxAddrSet(&adcData);// Set the DMA to send ADC data to a predefined // memory location adcRegisterWrite (MODE ADDR, // Write MODE register wLENGTH_32_SIGN_EXTEND MASK | // Make ADC word size 32 bits to// accommodate DMA DRDY FMT PULSE MASK | // Re-write other set bits in MODE SPI TIMEOUT MASK, 24); // register SPI.wordLengthSet(32); // Set SPI word size to 32 bits to// accomodate DMA // Write CLOCK register adcRegisterWrite(CLOCK ADDR, ALL_CH_ENABLE_MASK | // Turn on all ADC channels // Re-write defaults for other bits// in CLOCK register OSR 1024 MASK | PWR HR MASK, 32); GPI\overline{O}.interuptEnable();7/ Enable DRDY interrupt and begin streaming data ``` ### 9.1.7 Troubleshooting 表 9-1 lists common issues faced when designing with the ADS131M02 and the corresponding solutions. This list is not comprehensive. 表 9-1. Troubleshooting Common Issues Using the ADS131M02 | ISSUE | POSSIBLE ROOT CAUSE | POSSIBLE SOLUTION | | | |--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | The DRDY pin is toggling at half the expected frequency. | ADC conversion data are not being read. The two-deep ADC data FIFO overflows and triggers DRDY one time every two ADC data periods. | Read data after each DRDY falling edge after following the recommendations given in the Collecting Data for the First Time or After a Pause in Data Collection section. | | | | The F_RESYNC bit is set in the STATUS word even though this bit was already cleared. | The SYNC/RESET pin is being toggled asynchronously to CLKIN. | The SYNC/RESET pin functions as a constant synchronization check, rather than a convert start pin. See the Synchronization section for more details on the intended usage of the SYNC/RESET pin. | | | | The same ADC conversion data are output twice before changing. | The entire frame is not being sent to the ADC. The ADC does not recognize data as being read. | Read all data words in the output data frame, including those for channels that are disabled. | | | Product Folder Links: ADS131M02 ## 9.2 Typical Application This section describes a class 0.1 single-phase energy measurement front-end using the ADS131M02. The ADC samples the outputs of the CTs and voltage dividers to measure the current and voltage (respectively) of each leg of the AC mains. The design can achieve high accuracy across a wide input current range (0.05 A - 100 A) and supports high sampling frequencies necessary for advanced power quality features such as individual harmonic analysis. Using the ADS131M02 to sample the CT output provides designers greater flexibility in the choice of metrology microcontrollers when compared to an integrated system-on-a-chip (SoC) and dedicated application-specific products. 图 9-5. Single-Phase Metrology Design Front-End ### 9.2.1 Design Requirements 表 9-2. Key System Specifications | FEATURES | DESCRIPTION | | | | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Number of phases | 1 phase | | | | | E-meter accuracy class | Class 0.1 | | | | | Current sensor | Current transformer | | | | | Current range | 0.05 A to 100 A | | | | | System nominal frequency | 50 Hz or 60 Hz | | | | | Measured parameters | <ul> <li>Active, reactive, apparent power, and energy</li> <li>Root mean square (RMS) current and voltage</li> <li>Power factor</li> <li>Line frequency</li> </ul> | | | | #### 9.2.2 Detailed Design Procedure A current sensor connects to the current channels and a simple voltage divider is used for the corresponding voltage measurement. The CT has an associated burden resistor that must be connected at all times to protect the measuring device. The selection of the CT and the burden resistor is made based on the manufacturer and current range required for energy measurements. The voltage divider resistors for the voltage channel are selected to ensure the mains voltage is divided down to adhere to the normal input voltage ranges of the ADS131M02. In this design, the ADS131M02 interacts with a microcontroller (MCU) in the following manner: - The CLKIN clock used by the ADS131M02 device is provided by the MCU - When new ADC samples are ready, the ADS131M02 device asserts its DRDY pin, which alerts the MCU that new samples are available - After being alerted of new samples, the MCU uses one of its SPI interfaces to retrieve the voltage and current samples from the ADS131M02 #### 9.2.2.1 Voltage Measurement Front-End The nominal voltage from the mains is from 100 V - 240 V so this voltage must be scaled down to be sensed by an ADC. 图 9-6 shows the analog front-end used for this voltage scaling. 图 9-6. Voltage Measurement Front-End The analog front-end for voltage consists of a spike protection varistor ( $R_V$ ), a voltage divider network ( $R_{HI}$ and $R_{LO}$ ), and an RC low-pass filter ( $R_{FILT}$ and $R_{CILT}$ ). 方程式 11 shows how to calculate the range of differential voltages fed to the voltage ADC channel for a given mains voltage and the selected voltage divider resistor values. $$V_{ADC} = \pm V_{RMS} \times \sqrt{2} \times \frac{R_{LO}}{3R_{HI} + R_{LO}}$$ (11) $R_{HI}$ is 300 k $\Omega$ and $R_{LO}$ is 750 $\Omega$ in this design. For a mains voltage of V (as measured between the line and neutral), the input signal to the voltage ADC has a voltage swing of $\pm$ mV ( mV<sub>RMS</sub>) based on 方程式 11 and the selected resistor values. This voltage is well within the ±1.2-V input voltage range that can be sensed by the ADS131M02 for the selected PGA gain value of 1 that is used for the voltage channels. #### 9.2.2.2 Current Measurement Front-End The analog front-end for current inputs is different from the analog front-end for the voltage inputs. 9-7 shows the analog front-end used for a current channel. 图 9-7. Current Measurement Front-End The analog front-end for current consists of burden resistors for the current transformers ( $R_B$ ) and an RC low-pass filter ( $R_{FILT}$ and $C_{FILT}$ ) that functions as an antialias filter. Two identical burden resistors in series are used with the common point being connected to GND instead of using one burden resistor for best THD performance. This split-burden resistor configuration ensures that the waveforms fed to the positive and negative terminals of the ADC are 180 degrees out-of-phase with each other, which provides the best THD results with this ADC. The total burden resistance is selected based on the current range used and the turns ratio specification of the CT (this design uses CTs with a turns ratio of 2000). The total value of the effective burden resistor ( $2R_B$ ) for this design is 12.98 $\Omega$ . 方程式 12 shows how to calculate the range of differential voltages fed to the current ADC channel for a given maximum current, CT turns ratio, and burden resistor value. $$V_{ADC} = \pm I_{RMS} \times 2R_B \times \sqrt{2}/N_{CT}$$ (12) Based on the maximum RMS current of 100 A, a CT turns ratio $N_{CT}$ of 2000, and an effective burden resistor $2R_B$ between AlNxP and AlNxN of 12.98 $\,^{\Omega}$ for this design, the input signal to the current ADC has a voltage swing of $\pm 918$ mV maximum (649 mV<sub>RMS</sub>) when the maximum current rating of the meter (100 A) is applied. This $\pm 918$ -mV maximum input voltage is well within the $\pm 1.2$ -V input range of the device for the selected PGA gain of 1 that is used for the current channels. ### 9.2.2.3 ADC Setup The ADS131M02 receives its clock from the MCU in this design. The ADS131M02 is configured in HR mode and the MCU provides an 8.192-MHz master clock, which is within the allowable clock frequency range for HR mode. The MCU SPI port that is used to communicate with the ADS131M02 is configured to CPOL = 0 and CPHA = 1. The SPI clock frequency is configured to be 8.192 MHz so that all conversion data can be shifted out of the device successfully within the sample period. When powered on, the MCU configures the ADS131M02 registers with the following settings using SPI register writes. - · GAIN1 register settings: PGA gain of 1 is used for all ADC channels. - CHx\_CNG register settings (where x is the channel number): All ADC channel inputs are connected to the external ADC pins and the channel phase delay set to 0 for each channel. The channel phase setting can also be configured in this register. This design uses an integer number of output samples for phase calibration so the processing is done in software completely. - CLOCK register settings: OSR = 512, all channels enabled, and HR mode. After the ADS131M02 registers are properly initialized, the MCU is configured to generate a GPIO interrupt whenever a falling edge occurs on the $\overline{\text{DRDY}}$ pin, which indicates that the ADS131M02 has new samples available. Copyright © 2021 Texas Instruments Incorporated The clock fed to the CLKIN pin of the ADS131M02 is internally divided by two to generate the modulator clock. The output data rate of the ADS131M02 is therefore $f_{MOD}$ / OSR = $f_{CLKIN}$ / (2 × OSR) = 8 kSPS. #### 9.2.2.4 Calibration Certain signal chain errors can be corrected through a single room temperature calibration. The ADS131M02 has the capability to store calibration values and use the values to correct the results in real time. Among those errors that can be corrected in real time with the ADS131M02 are offset error, gain error, and phase error. Offset calibration is performed by determining the measured output of the signal chain when the input is zero voltage for a voltage channel or zero current for a current channel. The value can be measured and recorded in external non-volatile memory for each channel. When the system is deployed, these values can be provided to the CHn\_OCAL\_MSB and CHn\_OCAL\_LSB registers for the corresponding channels. The ADS131M02 then subtracts these values from its conversion results prior to providing them to the host. Alternatively, the integrated DC block filter can be used to implement offset correction. Similar to offset error correction, system gain error can be determined prior to deployment and can be used to correct the gain error on each channel in real time. Gain error is defined as the percentage difference in the ADC transfer function from its PGA gain corrected ideal value of 1. This error can be determined by measuring the results from both a maximum and minimum input signal, finding the difference between these results, and dividing by the difference between the ideal difference. 方程式 13 describes how to calculate gain error. Gain Error = $$1 - \frac{V,I_{Max,Measured} - V,I_{Min,Measured}}{V,I_{Max} - V,I_{Min}}$$ (13) To correct for gain error, divide each offset-corrected conversion result by the measured gain. The ADS131M02 multiplies each conversion result by the calibration factor stored in the CHn\_GCAL\_MSB and CHn\_GCAL\_LSB registers according to the method described in the *Calibration Registers* section. The host can program the measured inverted gain values for each channel into these registers to have them automatically corrected for each sample. The ADS131M02 can also correct for system phase error introduced by sensors. For this design, the CT introduces some phase error into the system. This design uses a software method for phase correction, but the ADS131M02 can perform this function in real time. The system must first measure the phase relationships between the various channels. Then, define one channel as *phase 0*. Subsequently, the PHASEn bits in the CHn\_CFG registers corresponding to the various other channels can be edited to correct their phase relationship relative to the phase 0 channels. #### 9.2.2.5 Formulae This section describes the formulas used for the power and energy calculations. Voltage and current samples are obtained at a sampling rate of 8000 Hz. All samples that are taken in approximately one-second (1 sec) frames are kept and used to obtain the RMS values for voltage and current for each phase. Power and energy are calculated for active and reactive energy samples of one frame. These samples are phase-corrected. Then phase active and reactive powers are calculated through the following formulas: $$P_{Actual.ph} = \frac{1}{N_{samples}} \sum_{n=0}^{N_{samples}-1} v[n] \times i[n]$$ (14) $$P_{\text{Reactive,ph}} = \frac{1}{N_{\text{samples}}} \sum_{n=0}^{N_{\text{samples}}-1} v \left[ n - n_{90^{\circ}} \right] \times i [n]$$ (15) $$P_{Apparent,ph}^2 = P_{Actual,ph}^2 + P_{Reactive,ph}^2$$ (16) where: v[n] = Voltage sample - i[n] = Current sample - N<sub>samples</sub> = Number of samples in the approximately 1-second frame - v[n-n<sub>90°</sub>] = Voltage sample with a 90° phase shift - P<sub>ACTUAL.ph</sub> = Instantaneous actual power for the measured phase - P<sub>REACTIVE</sub> = Instantaneous reactive power for the measured phase - P<sub>APPARENT.ph</sub> = Instantaneous apparent power for the measured phase The 90° phase shift approach is used for two reasons: - 1. This approach allows accurate measurement of the reactive power for very small currents - 2. This approach conforms to the measurement method specified by IEC and ANSI standards The calculated mains frequency is used to calculate the 90° shifted voltage sample. Because the frequency of the mains varies, the mains frequency is first measured accurately to phase shift the voltage samples accordingly. To get an exact 90° phase shift, interpolation is used between two samples. For these two samples, a voltage sample slightly more than 90 degrees before the current sample and a voltage sample slightly less than 90° before the current sample are used. The phase shift implementation of the application consists of an integer part and a fractional part. The integer part is realized by providing an N samples delay. The fractional part is realized by a one-tap FIR filter. The cumulative power values can be calculated by summing the per phase power results. The cumulative energy can be calculated by multiplying the cumulative power by the number of samples in the packet. The host calculates the frequency in terms of samples-per-mains cycle by counting zero crossings of the sine wave. 方程式 17 converts this result from a samples-per-mains cycle to Hertz. After the active power and apparent power are calculated, the absolute value of the power factor is calculated. In the internal representation of power factor of the system, a positive power factor corresponds to a capacitive load and a negative power factor corresponds to an inductive load. The sign of the internal representation of power factor is determined by whether the current leads or lags voltage, which is determined in the background process. Therefore, 方程式 18 and 方程式 19 calculate the internal representation of the power factor: $$PF = P_{ACTUAL} / P_{APPARENT}, if capacitive load$$ (18) $$PF = -P_{ACTUAL} / P_{APPARENT}, if inductive load$$ (19) #### 9.2.3 Application Curves A source generator was used to provide the voltages and currents to the system. In this design, a nominal voltage of 240 V between the line and neutral, a calibration current of 10 A, and a nominal frequency of 60 Hz were used for each phase. When the voltages and currents are applied to the system, the design outputs the cumulative active energy pulses and cumulative reactive energy pulses at a rate of 6400 pulses per kilowatt hour. This pulse output was fed into a reference meter that determined the energy percentage error based on the actual energy provided to the system and the measured energy as determined by the active and reactive energy output pulse of the system. The current was varied from 50 mA to 100 A for the cumulative active energy error and cumulative reactive energy error testing. A phase shift of 0°, 60°, and -60° was applied between the voltage and current waveforms fed to the design for cumulative active energy testing. Based on the error from the active energy output pulse, several plots of active energy percentage error versus current were created for 0°, 60°, and -60° phase shifts. For the cumulative reactive energy error testing, a similar process was followed except that 30°, 60°, -30°, and -60° phase shifts were used, and the cumulative reactive energy error was plotted instead of the cumulative active energy error. In the cumulative active and reactive energy testing, the sum of the energy reading of each phase was tested for accuracy. In addition to testing active energy by varying current, active energy was also tested by varying the RMS voltage from 240 V to 15 V and measuring the active energy percentage error. The front-end was calibrated before obtaining the following results. The active energy results are within 0.1% at 0° phase shift. At 60° and -60° phase shift, which is allowed to have relaxed accuracy in electricity meter standards, the trend where the results deviate at higher currents is from the CT phase shift varying across current. 表 9-3 shows the cumulative active energy accuracy results with changing voltage. 9-4 shows the cumulative active energy results with varying current. 9-8 depicts a plot of the values in 8-4. 表 9-3. Cumulative Phase Active Energy % Error Versus Voltage, Two-Voltage Mode | VOLTAGE (V) | % ERROR | | | | | | | |-------------|---------|--|--|--|--|--|--| | 240 | 0.0353 | | | | | | | | 120 | 0.022 | | | | | | | | 60 | 0.016 | | | | | | | | 30 | 0.014 | | | | | | | | 15 | 0.013 | | | | | | | 表 9-4. Cumulative Phase Active Energy % Error Versus Current | versus ourrent | | | | | | | | | | |----------------|---------------|---------|----------|--|--|--|--|--|--| | CURRENT (A) | URRENT (A) 0° | | - 60° | | | | | | | | 0.05 | 0.019 | 0.045 | - 0.032 | | | | | | | | 0.10 | 0.006 | 0.058 | - 0.032 | | | | | | | | 0.25 | 0.0125 | 0.045 | - 0.0385 | | | | | | | | 0.50 | 0.006 | 0.032 | - 0.032 | | | | | | | | 1.00 | 0.015 | 0.045 | - 0.019 | | | | | | | | 2.00 | 0.003 | 0.045 | - 0.039 | | | | | | | | 5.00 | 0.006 | 0.024 | - 0.012 | | | | | | | | 10.00 | 0.01 | 0.0165 | 0 | | | | | | | | 20.00 | - 0.007 | 0.002 | - 0.013 | | | | | | | | 30.00 | 0.002 | - 0.007 | 0.0085 | | | | | | | | 40.00 | 0 | - 0.016 | 0.019 | | | | | | | | 50.00 | - 0.003 | - 0.035 | 0.042 | | | | | | | | 60.00 | 0.002 | - 0.047 | 0.053 | | | | | | | | 70.00 | 0.009 | - 0.047 | 0.063 | | | | | | | | 80.00. | 0.007 | - 0.05 | 0.067 | | | | | | | | 90.00 | 0.013 | - 0.045 | 0.08 | | | | | | | | 100.00 | 0.0223 | - 0.04 | 0.092 | | | | | | | | | | | | | | | | | | Product Folder Links: ADS131M02 图 9-8. Cumulative Phase Active Energy % Error Versus Current $\frac{1}{2}$ 9-5 shows the cumulative reactive energy accuracy results with changing current. $\frac{1}{2}$ 9-9 illustrates a plot of the values in $\frac{1}{2}$ 9-4. 表 9-5. Cumulative Reactive Energy % Error Versus Current | CURRENT (A) | 30° | 60° | - 30° | - 60° | |-------------|---------|----------|----------|----------| | 0.05 | - 0.003 | 0.004 | - 0.023 | - 0.027 | | 0.10 | - 0.037 | - 0.013 | 0.011 | - 0.008 | | 0.25 | - 0.067 | - 0.027 | 0.043 | 0.002 | | 1.00 | - 0.044 | - 0.021 | 0.0415 | 0.011 | | 5.00 | - 0.036 | - 0.0183 | 0.022 | 0.001 | | 10.00 | - 0.03 | - 0.012 | 0.014 | - 0.003 | | 20.00 | - 0.041 | - 0.026 | - 0.0035 | - 0.013 | | 40.00 | - 0.01 | - 0.016 | - 0.021 | - 0.016 | | 60.00 | 0.025 | - 0.0007 | - 0.047 | - 0.0247 | | 80.00 | 0.041 | 0.0085 | - 0.048 | - 0.021 | | 100.00 | 0.054 | 0.02 | - 0.044 | - 0.012 | 图 9-9. Cumulative Reactive Energy % Error Versus Current # 10 Power Supply Recommendations ## 10.1 CAP Pin Behavior The ADS131M02 core digital voltage of 1.8 V is created from an internal LDO from DVDD. The CAP pin outputs the LDO voltage created from the DVDD supply and requires an external bypass capacitor. When operating from DVDD > 2.7 V, place a 220-nF capacitor on the CAP pin to DGND. If DVDD $\leq$ 2 V, tie the CAP pin directly to the DVDD pin and decouple the star-connected pins using a 100-nF capacitor to DGND. ## 10.2 Power-Supply Sequencing The power supplies can be sequenced in any order but the analog and digital inputs must never exceed the respective analog or digital power-supply voltage limits. ## 10.3 Power-Supply Decoupling Good power-supply decoupling is important to achieve optimum performance. AVDD and DVDD must each be decoupled with a 1-µF capacitor. Place the bypass capacitors as close to the power-supply pins of the device as possible with low-impedance connections. Using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics are recommended for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins can offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes. The analog and digital ground are recommended to be connected together as close to the device as possible. # 11 Layout # 11.1 Layout Guidelines For best performance, dedicate an entire PCB layer to a ground plane and do not route any other signal traces on this layer. However, depending on restrictions imposed by specific end equipment, a dedicated ground plane may not be practical. If ground plane separation is necessary, make a direct connection of the planes at the ADC. Do not connect individual ground planes at multiple locations because this configuration creates ground loops. Route digital traces away from all analog inputs and associated components in order to minimize interference. Use C0G capacitors on the analog inputs. Use ceramic capacitors (for example, X7R grade) for the power-supply decoupling capacitors. High-K capacitors (Y5V) are not recommended. Place the required capacitors as close as possible to the device pins using short, direct traces. For optimum performance, use low-impedance connections on the ground-side connections of the bypass capacitors. When applying an external clock, be sure the clock is free of overshoot and glitches. A source-termination resistor placed at the clock buffer often helps reduce overshoot. Glitches present on the clock input can lead to noise within the conversion data. ## 11.2 Layout Example ☑ 11-1 shows an example layout of the ADS131M02 requiring a minimum of two PCB layers. In general, analog signals and planes are partitioned to the left and digital signals and planes to the right. 图 11-1. Layout Example ## 12 Device and Documentation Support # 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation see the following: - Texas Instruments, One-phase shunt electricity meter reference design using standalone ADCs design guide - Texas Instruments, High accuracy split-phase CT electricity meter reference design using standalone ADCs design guide - Texas Instruments, ADC energy metrology library software ## 12.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ## 12.3 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 12.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ## 12.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 12.6 术语表 TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | (1) | (2) | | | (3) | (4) | (5) | | (6) | | ADS131M02IPWR | Active | Production | TSSOP (PW) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | A131M02 | | ADS131M02IPWR.A | Active | Production | TSSOP (PW) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | A131M02 | | ADS131M02IPWT | Active | Production | TSSOP (PW) 20 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | A131M02 | | ADS131M02IPWT.A | Active | Production | TSSOP (PW) 20 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | A131M02 | | ADS131M02IRUKR | Active | Production | WQFN (RUK) 20 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | A31M02 | | ADS131M02IRUKR.A | Active | Production | WQFN (RUK) 20 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | A31M02 | | ADS131M02IRUKT | Active | Production | WQFN (RUK) 20 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | A31M02 | | ADS131M02IRUKT.A | Active | Production | WQFN (RUK) 20 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | A31M02 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 23-May-2025 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF ADS131M02: • Automotive : ADS131M02-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ADS131M02IPWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | | ADS131M02IPWT | TSSOP | PW | 20 | 250 | 180.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | | ADS131M02IRUKR | WQFN | RUK | 20 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | ADS131M02IRUKT | WQFN | RUK | 20 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 24-Jul-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | ADS131M02IPWR | TSSOP | PW | 20 | 2000 | 353.0 | 353.0 | 32.0 | | ADS131M02IPWT | TSSOP | PW | 20 | 250 | 213.0 | 191.0 | 35.0 | | ADS131M02IRUKR | WQFN | RUK | 20 | 3000 | 367.0 | 367.0 | 35.0 | | ADS131M02IRUKT | WQFN | RUK | 20 | 250 | 210.0 | 185.0 | 35.0 | 3 x 3, 0.4 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com PLASTIC QUAD FLATPACK - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE PACKAGE ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司