

参考文献

ZHCSN14H - JUNE 2005 - REVISED JUNE 2025

# 用于桥接传感器的 ADS123x 2 通道和 4 通道、24 位、Delta-Sigma 模数转换器

## 1 特性

- 适用于桥式传感器的完整前端 •
- 23.5 位有效分辨率 ( 增益 = 1 )
- 19.2 位无噪声分辨率 (增益 = 64)
- 低噪声 PGA
- 1、2、64 和 128 可选增益
- RMS 噪声:
  - 10SPS 时为 17nV ( 增益 = 128 )
  - 80SPS 时为 44nV ( 增益 = 128 )
- 100dB 同步 50Hz 和 60Hz 抑制
- 灵活的时钟:
  - 低漂移内部振荡器
  - 可选外部晶体
- 可选择 10SPS 或 80SPS 数据速率
- 简单的比例式测量:
  - 最高 5V 的外部电压基准
- 双通道差分输入,带内部温度传感器 (ADS1232)
- 四通道差分输入 (ADS1234) ٠
- 双线串行接口
- 电源电压范围: 2.7V 至 5.3V
- 温度范围:-40°C 至 +105°C
- 封装: TSSOP-24 (ADS1232) 或 TSSOP-28 (ADS1234)

## 2 应用

- 称重秤
- **PLC** 重量模块
- 压力传感器

## 3 说明

ADS1232 和 ADS1234 (ADS123x) 是精密的 24 位模 数转换器 (ADC)。ADS123x 采用低噪声可编程增益放 大器 (PGA)、精密  $\Delta$ - $\Sigma$  ADC 和内部振荡器,为桥式 传感器应用(包括称重秤、应变计和压力传感器)提供 一个完整的前端解决方案。

输入多路复用器 (MUX) 接受双路 (ADS1232) 或四路 (ADS1234) 差分输入。ADS1232 还包含一个用于监测 环境温度的温度传感器。低噪声 PGA 具有 1、2、64 或 128 的可选择增益,支持 ±2.5V、±1.25V、±39mV 或 ±19.5mV 的满量程差分输入。

 $\Delta$ - $\Sigma$  ADC 可提供最高 23.5 位有效分辨率,并支持两 种数据速率: 10SPS(提供 50Hz 和 60Hz 抑制)和 80SPS。ADS123x 可以使用振荡器或晶体进行外部计 时,也可以通过内部振荡器进行计时。

失调电压校准可按需执行,并且 ADS123x 可被置于低 功耗待机模式,或者在断电模式中完全关断。可通过简 单的引脚驱动控制来操作 ADS123x,无需对数字寄存 器进行编程。

数据通过直接连接至 MSP430 或其他微控制器的一个 双线制串行接口输出。

封装信息

| 器件型号 封装 <sup>(1)</sup> |                | 封装尺寸 <sup>(2)</sup> |
|------------------------|----------------|---------------------|
| ADS1232                | PW (TSSOP, 24) | 7.8mm × 6.4mm       |
| ADS1234                | PW(TSSOP,28)   | 9.7mm × 6.4mm       |

如需更多信息,请参阅机械、封装和可订购信息。 (1)

(2)封装尺寸(长×宽)为标称值并包括引脚(如适用)。









# **Table of Contents**

| 1 | 特性                                   | 1   |
|---|--------------------------------------|-----|
| 2 | 应用                                   | 1   |
| 3 | 说明                                   | 1   |
|   | Pin Configuration and Functions      |     |
| 5 | Specifications                       | 5   |
|   | 5.1 Absolute Maximum Ratings         | 5   |
|   | 5.2 ESD Ratings                      | 5   |
|   | 5.3 Recommended Operating Conditions | 6   |
|   | 5.4 Thermal Information              | 6   |
|   | 5.5 Electrical Characteristics       | 7   |
|   | 5.6 Typical Characteristics          | 9   |
| 6 | Parameter Measurement Information    | 14  |
|   | 6.1 Noise Performance                | 14  |
| 7 | Detailed Description                 | .15 |
|   | 7.1 Overview                         | 15  |
|   | 7.2 Functional Block Diagram         | 15  |
|   |                                      |     |

| 7.3 Feature Description                 | 15              |
|-----------------------------------------|-----------------|
| 7.4 Device Functional Modes             |                 |
| 8 Application and Implementation        | <mark>28</mark> |
| 8.1 Application Information             |                 |
| 8.2 Typical Application                 | <mark>28</mark> |
| 8.3 Power Supply Recommendations        |                 |
| 8.4 Layout                              | 30              |
| 9 Device and Documentation Support      | 33              |
| 9.1 接收文档更新通知                            | 33              |
| 9.2 支持资源                                | 33              |
| 9.3 Trademarks                          | 33              |
| 9.4 静电放电警告                              | 33              |
| 9.5 术语表                                 | 33              |
| 10 Revision History                     |                 |
| 11 Mechanical, Packaging, and Orderable |                 |
| Information                             |                 |
|                                         |                 |

Copyright © 2025 Texas Instruments Incorporated



# **4** Pin Configuration and Functions



View)

|             | PIN     |         |                |                                                                                                                                                                  |  |
|-------------|---------|---------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME        | ADS1232 | ADS1234 | TYPE           | DESCRIPTION                                                                                                                                                      |  |
| A0          | 8       | 8       | Digital input  | Input MUX select pins. See $ atura$ 7-1 and $ atura$ 7-2 for more information.                                                                                   |  |
| A1          | _       | 7       | Digital input  | Input MUX select pins. See $ atura$ 7-1 and $ atura$ 7-2 for more information.                                                                                   |  |
| AGND        | 17      | 21      | Analog         | Analog ground                                                                                                                                                    |  |
| AINN1       | 12      | 12      | Analog input   | Negative analog input channel 1                                                                                                                                  |  |
| AINN2       | 13      | 17      | Analog input   | Negative analog input channel 2                                                                                                                                  |  |
| AINN3       | —       | 14      | Analog input   | Negative analog input channel 3                                                                                                                                  |  |
| AINN4       | —       | 15      | Analog input   | Negative analog input channel 4                                                                                                                                  |  |
| AINP1       | 11      | 11      | Analog input   | Positive analog input channel 1                                                                                                                                  |  |
| AINP2       | 14      | 18      | Analog input   | Positive analog input channel 2                                                                                                                                  |  |
| AINP3       | _       | 13      | Analog input   | Positive analog input channel 3                                                                                                                                  |  |
| AINP4       | _       | 16      | Analog input   | Positive analog input channel 4                                                                                                                                  |  |
| AVDD        | 18      | 22      | Analog         | Analog power supply: 2.7V to 5.3V                                                                                                                                |  |
| CAP         | 9, 10   | 9, 10   | Analog         | PGA bypass, connect a 0.1µF capacitor across pins 9 and 10                                                                                                       |  |
| CLKIN/XTAL1 | 3       | 3       | Digital input  | External crystal connection 1, or external clock input, or tie low to activate internal oscillator. See the <i>Clock Sources</i> section for more information.   |  |
| DGND        | 2, 5, 6 | 2, 5, 6 | Digital        | Digital ground                                                                                                                                                   |  |
| DRDY/DOUT   | 24      | 28      | Digital output | Dual-purpose output:<br>Data ready indicates valid data by going low.<br>Data output outputs data, MSB first, on the first rising edge of SCLK.                  |  |
| DVDD        | 1       | 1       | Digital        | Digital power supply: 2.7V to 5.3V                                                                                                                               |  |
| GAIN0       | 19      | 23      | Digital input  | Gain select pins. See the Low-Noise PGA section for more information.                                                                                            |  |
| GAIN1       | 20      | 24      | Digital input  | Gain select pins. See the Low-Noise PGA section for more information.                                                                                            |  |
| REFN        | 15      | 19      | Analog input   | Negative reference input                                                                                                                                         |  |
| REFP        | 16      | 20      | Analog input   | Positive reference input                                                                                                                                         |  |
| PDWN        | 22      | 26      | Digital input  | Power-down: hold this pin low to power down and reset the ADC. Toggle the pin at device power-up. See the <i>Power-Up Sequence</i> section for more information. |  |

表 4-1. Pin Functions

Copyright © 2025 Texas Instruments Incorporated



# 表 4-1. Pin Functions(续)

| PIN   |         |         |               |                                                                                                                                                                                                                                    |  |  |
|-------|---------|---------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME  | ADS1232 | ADS1234 | ТҮРЕ          | DESCRIPTION                                                                                                                                                                                                                        |  |  |
| SCLK  | 23      | 27      | Digital input | Serial clock: clock out data on the rising edge. Also used to initiate offset calibration and standby modes. See the <i>Offset Calibration Mode</i> and <i>Standby Mode With Offset-Calibration</i> sections for more information. |  |  |
| SPEED | 21      | 25      | Digital input | Data rate select. See the Data Rate section for more information.                                                                                                                                                                  |  |  |
| TEMP  | 7       | _       | Digital input | Temperature sensor select. See $ atural$ 7-1 for more information.                                                                                                                                                                 |  |  |
| XTAL2 | 4       | 4       | Digital       | External crystal connection 2                                                                                                                                                                                                      |  |  |



# **5** Specifications

## 5.1 Absolute Maximum Ratings

over operating ambient temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                                                         |                                              | MIN           | MAX        | UNIT |
|---------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------|------------|------|
|                                                                                                         | AVDD to AGND                                 | - 0.3         | 6          |      |
| Power-supply voltage                                                                                    | DVDD to DGND                                 | - 0.3         | 6          | V    |
|                                                                                                         | AGND to DGND                                 | - 0.3         | 0.3        |      |
| Analog input voltage                                                                                    | nalog input voltage AINNx, AINPx, REFP, REFN |               | AVDD + 0.3 | V    |
| Digital input voltage         A0, A1, CLKIN/XTAL1, XTAL2, DRDY/DOUT, GAIN0, GAIN1,<br>PWDN, SCLK, SPEED |                                              | DGND -<br>0.3 | DVDD + 0.3 | V    |
| Input current Continuous, all pins except power-supply pins <sup>(2)</sup>                              |                                              | - 10          | 10         | mA   |
| Temperature                                                                                             | Junction, T <sub>J</sub>                     |               | 150        | °C   |
|                                                                                                         | Storage, T <sub>stg</sub>                    | - 60          | 150        | C    |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input and output pins are diode-clamped to the internal power supplies. Limit the input current to 10mA in the event the analog input voltage exceeds AVDD + 0.3V or AGND - 0.3V, or if the digital input voltage exceeds DVDD + 0.3V or DGND - 0.3V.

### 5.2 ESD Ratings

|                    |               |                                                                                | VALUE | UNIT |  |
|--------------------|---------------|--------------------------------------------------------------------------------|-------|------|--|
| Electrostatic      | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±750  | V    |  |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | v    |  |

(1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.



# **5.3 Recommended Operating Conditions**

over operating ambient temperature range (unless otherwise noted)

|                     |                               |                                                          | MIN                          | NOM MAX                      | UNIT |
|---------------------|-------------------------------|----------------------------------------------------------|------------------------------|------------------------------|------|
| POWER S             | UPPLY                         |                                                          |                              |                              |      |
|                     | Analog power supply           | AVDD to AGND                                             | 2.7                          | 5.3                          | V    |
|                     | Digital power supply          | DVDD to DGND                                             | 2.7                          | 5.3                          | V    |
| ANALOG              | INPUTS                        |                                                          |                              |                              |      |
|                     | Full-scale input voltage      | V <sub>(AINPx)</sub> - V <sub>(AINNx)</sub>              | ±0.5                         | V <sub>REF</sub> / Gain      | V    |
|                     | Common-mode input range       | Gain = 1 and 2                                           | AGND -<br>0.1                | AVDD + 0.1                   | V    |
|                     |                               | Gain = 64 and 128                                        | AGND + 1.5                   | AVDD - 1.5                   |      |
| VOLTAGE             | REFERENCE INPUTS              |                                                          |                              |                              |      |
| V <sub>REF</sub>    | Voltage reference input       | $V_{\text{REF}} = V_{(\text{REFP})} - V_{(\text{REFN})}$ | 1.5                          | AVDD AVDD + 0.1              | V    |
| V <sub>(REFN)</sub> | Negative reference input      |                                                          | AGND -<br>0.1                | V <sub>(REFP)</sub> -<br>1.5 | V    |
| V <sub>(REFP)</sub> | Positive reference input      |                                                          | V <sub>(REFN)</sub> +<br>1.5 | AVDD + 0.1                   | V    |
| EXTERNA             | L CLOCK INPUT                 |                                                          | I                            | I                            |      |
| f <sub>CLK</sub>    | External clock frequency      |                                                          | 0.2                          | 4.9152 8                     | MHz  |
| SERIAL IN           | ITERFACE CLOCK INPUT          | ,                                                        | 1                            | ·                            |      |
| f <sub>(SCLK)</sub> | Serial clock frequency        |                                                          |                              | 5                            | MHz  |
| DIGITAL II          | NPUTS                         |                                                          |                              |                              |      |
|                     | Input voltage                 |                                                          | DGND                         | DVDD + 0.1                   | V    |
| TEMPERA             | TURE                          |                                                          |                              | I                            |      |
| T <sub>A</sub>      | Operating ambient temperature |                                                          | - 40                         | 105                          | °C   |

## **5.4 Thermal Information**

|                        |                                              | ADS1232    | ADS1234    |      |
|------------------------|----------------------------------------------|------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | PW (TSSOP) | UNIT |
|                        |                                              | 24 PINS    | 28 PINS    |      |
| R <sub>0 JA</sub>      | Junction-to-ambient thermal resistance       | 82.4       | 74.3       | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 25.5       | 21.9       | °C/W |
| R <sub>0 JB</sub>      | Junction-to-board thermal resistance         | 38.1       | 32.9       | °C/W |
| ΨJT                    | Junction-to-top characterization parameter   | 1.3        | 1.1        | °C/W |
| ψ <sub>JB</sub>        | Junction-to-board characterization parameter | 37.6       | 32.4       | °C/W |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application note.



# **5.5 Electrical Characteristics**

minimum and maximum specifications apply from  $T_A = -40^{\circ}$ C to +105°C; typical specifications are at  $T_A = 25^{\circ}$ C; all specifications are at AVDD = DVDD = V<sub>(REFP)</sub> = 5V, V<sub>(REFN)</sub> = AGND, and f<sub>CLK</sub> = 4.9152MHz (unless otherwise noted)

| ·               |                                            |                                                                                        |               |                           |          |                         |
|-----------------|--------------------------------------------|----------------------------------------------------------------------------------------|---------------|---------------------------|----------|-------------------------|
|                 | PARAMETER                                  | TEST CONDITIONS                                                                        | MIN           | TYP                       | MAX      | UNIT                    |
| ANALOG I        | NPUTS                                      |                                                                                        |               |                           |          |                         |
|                 |                                            | Gain = 1                                                                               |               | ±3                        |          |                         |
|                 | Differential input current                 | Gain = 2                                                                               |               | ±6                        |          | nA                      |
|                 |                                            | Gain = 64, 128                                                                         |               | ±3.5                      |          |                         |
| SYSTEM P        | ERFORMANCE                                 |                                                                                        |               |                           |          |                         |
|                 | Resolution                                 | No missing codes                                                                       | 24            |                           |          | Bits                    |
|                 |                                            | Internal oscillator, SPEED = high                                                      | 78            | 80                        | 82.4     |                         |
| ¢               | Data rata                                  | Internal oscillator, SPEED = low                                                       | 9.75          | 10                        | 10.3     | SPS                     |
| DATA            | Data rate                                  | External oscillator, SPEED = high                                                      |               | f <sub>CLK</sub> / 61,440 |          | 373                     |
|                 |                                            | External oscillator, SPEED = low                                                       | fc            | <sub>CLK</sub> / 491,520  |          |                         |
|                 | Digital filter settling time               | Full settling, readings synchronized with A0, A1 pins                                  |               | 4                         |          | Conversions             |
|                 |                                            | Differential input, end-point fit, gain = 1, 2                                         | - 0.001       | ±0.0002                   | 0.001    |                         |
| INL             | Integral nonlinearity                      | Differential input, end-point fit, gain = 64, 128                                      |               | ±0.0004                   |          | % of FSR <sup>(1)</sup> |
|                 |                                            | Gain = 1                                                                               | - 5           | ±0.2                      | 5        | ppm of FS               |
|                 | Input offset error <sup>(2)</sup>          | Gain = 128                                                                             | - 1           | ±0.02                     | 1        |                         |
|                 |                                            | Gain = 1                                                                               |               | ±0.3                      |          | μV/°C                   |
|                 | Input offset drift                         | Gain = 128                                                                             |               | ±10                       |          | nV/°C                   |
|                 |                                            | Gain = 1                                                                               | - 0.02 ±0.001 | 0.02                      |          |                         |
|                 | Gain error <sup>(3)</sup>                  | Gain = 128                                                                             | - 0.1         | ±0.01                     | 0.1      | %                       |
|                 |                                            | Gain = 1                                                                               |               | ±0.2                      |          | ppm/°C                  |
|                 | Gain drift                                 | Gain = 128                                                                             |               | ±2.5                      |          | ppm/°C                  |
|                 |                                            | Internal oscillator, f <sub>DATA</sub> = 10SPS<br>f <sub>IN</sub> = 50Hz or 60Hz, ±1Hz | 100           | 110                       |          | 10                      |
| NMRR            | Normal-mode rejection ratio <sup>(4)</sup> | External oscillator, f <sub>DATA</sub> = 10SPS<br>f <sub>IN</sub> = 50Hz or 60Hz, ±1Hz | 120           | 130                       |          | dB                      |
|                 |                                            | At DC, gain = 1, $\triangle$ V = 1V, V <sub>CM</sub> = AVDD / 2                        | 95            | 110                       |          |                         |
| CMRR            | Common-mode rejection ratio                | At DC, gain = 128, $\triangle$ V = 0.1V, V <sub>CM</sub> = AVDD / 2                    | 95            | 110                       |          | dB                      |
| e <sub>n</sub>  | Input-referred noise                       |                                                                                        | See the Nois  | se Performance s          | ection   |                         |
|                 |                                            | AVDD, at DC, gain = 1, $\triangle V = 1V$                                              |               | 85                        |          | ٩D                      |
| PSRR            | Power-supply rejection                     | AVDD, at DC, gain = 128, △ V = 0.1V                                                    | 100           | 120                       |          | dB                      |
| VOLTAGE         | REFERENCE INPUT                            |                                                                                        |               |                           |          |                         |
|                 | Input current                              |                                                                                        |               | 10                        |          | nA                      |
| DIGITAL L       | OGIC LEVELS                                |                                                                                        |               |                           |          |                         |
| V <sub>IH</sub> | High-level input voltage                   |                                                                                        | 0.7 DVDD      |                           |          | V                       |
| V <sub>IL</sub> | Low-level input voltage                    |                                                                                        |               |                           | 0.2 DVDD | V                       |
| V <sub>OH</sub> | High-level output voltage                  | I <sub>OH</sub> = 1mA                                                                  | DVDD - 0.4    |                           |          | V                       |
| V <sub>OL</sub> | Low-level output voltage                   | I <sub>OL</sub> = 1mA                                                                  |               |                           | 0.2 DVDD | V                       |
|                 | Input leakage current                      | 0V < V <sub>IN</sub> < DVDD                                                            | - 10          |                           | 10       | μA                      |



# 5.5 Electrical Characteristics (续)

minimum and maximum specifications apply from  $T_A = -40^{\circ}$ C to +105°C; typical specifications are at  $T_A = 25^{\circ}$ C; all specifications are at AVDD = DVDD = V<sub>(REFP)</sub> = 5V, V<sub>(REFN)</sub> = AGND, and f<sub>CLK</sub> = 4.9152MHz (unless otherwise noted)

| PARAMETER      |                          | TEST CONDITIONS                                  | MIN TYP | MAX  | UNIT |
|----------------|--------------------------|--------------------------------------------------|---------|------|------|
| POWER SI       | JPPLY                    |                                                  |         |      |      |
|                |                          | Normal mode, AVDD = 3V, gain = 1, 2              | 600     | 1300 |      |
|                |                          | Normal mode, AVDD = 3V, gain = 64, 128           | 1350    | 2500 |      |
|                | Analog supply current    | Normal mode, AVDD = 5V, gain = 1, 2              | 650     | 1300 | μA   |
| (AVDD)         |                          | Normal mode, AVDD = 5V, gain = 64, 128           | 1350    | 2500 | μΑ   |
|                |                          | Standby mode                                     | 0.1     | 1    |      |
|                |                          | Power-down                                       | 0.1     | 1    |      |
|                |                          | Normal mode, DVDD = 3V, gain = 1, 2              | 60      | 95   | μA   |
|                |                          | Normal mode, DVDD = 3V, gain = 64, 128           | 75      | 120  |      |
|                |                          | Normal mode, DVDD = 5V, gain = 1, 2              | 95      | 130  |      |
| (DVDD)         | Digital supply current   | Normal mode, DVDD = 5V, gain = 64, 128           | 75      | 120  |      |
|                |                          | Standby mode, SCLK = high, DVDD = 3V             | 45      | 80   |      |
|                |                          | Standby mode, SCLK = high, DVDD = 5V             | 65      | 80   |      |
|                |                          | Power-down                                       | 0.2     | 1.3  |      |
|                |                          | Normal mode, AVDD = DVDD = 3V, gain = 1, 2       | 2       | 4.2  |      |
| P <sub>D</sub> |                          | Normal mode, AVDD = DVDD = 5V, gain = 1, 2       | 3.7     | 7.2  |      |
|                | Power dissipation, total | Normal mode, AVDD = DVDD = 3V, gain =<br>64, 128 | 4.3     | 7.9  | mW   |
|                |                          | Normal mode, AVDD = DVDD = 5V, gain = 64, 128    | 7.1     | 13.1 |      |
|                |                          | Standby mode, AVDD = DVDD = 5V                   | 0.3     | 0.4  |      |

(1) FSR = full-scale range =  $V_{REF}$  / Gain.

(2) Input offset error specified after calibration. Recalibration minimizes these errors to the level of noise at any temperature.

(3) Gain errors are calibrated at the factory (AVDD = 5V, all gains,  $T_A = 25^{\circ}C$ ).

(4) Specification is verified by the combination of design and final production test.



# **5.6 Typical Characteristics**

at  $T_A = 25^{\circ}C$ , AVDD = DVDD =  $V_{(REFP)} = 5V$ , and  $V_{(REFN)} = AGND$  (unless otherwise noted)





at  $T_A = 25^{\circ}C$ , AVDD = DVDD =  $V_{(REFP)} = 5V$ , and  $V_{(REFN)} = AGND$  (unless otherwise noted)



Copyright © 2025 Texas Instruments Incorporated



at  $T_A = 25^{\circ}C$ , AVDD = DVDD =  $V_{(REFP)} = 5V$ , and  $V_{(REFN)} = AGND$  (unless otherwise noted)





at  $T_A$  = 25°C, AVDD = DVDD = V<sub>(REFP)</sub> = 5V, and V<sub>(REFN)</sub> = AGND (unless otherwise noted)





at  $T_A = 25^{\circ}C$ , AVDD = DVDD =  $V_{(REFP)} = 5V$ , and  $V_{(REFN)} = AGND$  (unless otherwise noted)





## 6 Parameter Measurement Information

### 6.1 Noise Performance

The ADS123x offer outstanding noise performance that can be optimized for a given full-scale range using the programmable gain amplifier (PGA). AVDD = 5V,  $V_{REF}$  = 5V, Data Rate = 10SPS through AVDD = 3V,  $V_{REF}$  = 3V, Data Rate = 80SPS summarize the typical noise performance with inputs shorted externally for different gains, data rates, and voltage reference values. The RMS and peak-to-peak noise data are referred to the input.

The effective resolution of the ADC is defined as:

The noise-free resolution of the ADC is defined as:

| Noise-Free Resolution (Bits)= In (FSR / Peak-to-Peak Noise) / In (2) (2) | <u>'</u> ) |
|--------------------------------------------------------------------------|------------|
|--------------------------------------------------------------------------|------------|

#### where

FSR = full-scale range = V<sub>REF</sub> / gain

#### 表 6-1. AVDD = 5V, V<sub>REF</sub> = 5V, Data Rate = 10SPS

| GAIN | RMS NOISE | PEAK-TO-PEAK NOISE <sup>(1)</sup> | EFFECTIVE<br>RESOLUTION (Bits) | NOISE-FREE<br>RESOLUTION (Bits) |
|------|-----------|-----------------------------------|--------------------------------|---------------------------------|
| 1    | 420nV     | 1.79µV                            | 23.5                           | 21.4                            |
| 2    | 270nV     | 900nV                             | 23.1                           | 21.4                            |
| 64   | 19nV      | 125nV                             | 22.0                           | 19.2                            |
| 128  | 17nV      | 110nV                             | 21.1                           | 18.4                            |

(1) Peak-to-peak noise data are based on direct measurement.

#### 表 6-2. AVDD = 5V, V<sub>REF</sub> = 5V, Data Rate = 80SPS

| GAIN | RMS NOISE | PEAK-TO-PEAK NOISE <sup>(1)</sup> | EFFECTIVE<br>RESOLUTION (Bits) | NOISE-FREE<br>RESOLUTION (Bits) |
|------|-----------|-----------------------------------|--------------------------------|---------------------------------|
| 1    | 1.36µV    | 8.3µV                             | 21.8                           | 19.2                            |
| 2    | 850nV     | 5.5µV                             | 21.5                           | 18.8                            |
| 64   | 48nV      | 307nV                             | 20.6                           | 18                              |
| 128  | 44nV      | 247nV                             | 19.7                           | 17.2                            |

(1) Peak-to-peak noise data are based on direct measurement.

#### 表 6-3. AVDD = 3V, $V_{REF}$ = 3V, Data Rate = 10SPS

| GAIN | RMS NOISE | PEAK-TO-PEAK NOISE <sup>(1)</sup> | EFFECTIVE<br>RESOLUTION (Bits) | NOISE-FREE<br>RESOLUTION (Bits) |
|------|-----------|-----------------------------------|--------------------------------|---------------------------------|
| 1    | 450nV     | 2.8µV                             | 22.6                           | 20                              |
| 2    | 325nV     | 1.8µV                             | 22.1                           | 19.7                            |
| 64   | 20nV      | 130nV                             | 21.2                           | 18.5                            |
| 128  | 18nV      | 115nV                             | 20.3                           | 17.6                            |

(1) Peak-to-peak noise data are based on direct measurement.

#### 表 6-4. AVDD = 3V, V<sub>REF</sub> = 3V, Data Rate = 80SPS

| GAIN | RMS NOISE | PEAK-TO-PEAK NOISE <sup>(1)</sup> | EFFECTIVE<br>RESOLUTION (Bits) | NOISE-FREE<br>RESOLUTION (Bits) |
|------|-----------|-----------------------------------|--------------------------------|---------------------------------|
| 1    | 2.2µV     | 12µV                              | 20.4                           | 17.9                            |
| 2    | 1.2µV     | 6.8µV                             | 20.2                           | 17.8                            |
| 64   | 54nV      | 340nV                             | 19.7                           | 17.1                            |
| 128  | 48nV      | 254nV                             | 18.9                           | 16.5                            |

(1) Peak-to-peak noise data are based on direct measurement of 1024 samples.



# 7 Detailed Description

## 7.1 Overview

The ADS1232 and ADS1234 (ADS123x) are highly integrated, 24-bit ADCs that include an input multiplexer, low-noise PGA, third-order delta-sigma ( $\Delta \Sigma$ ) modulator, and fourth-order digital filter. With input-referred RMS noise down to 17 nV, the ADS123x are ideally suited for measuring the very low signals produced by bridge sensors in applications such as weigh scales, strain gauges, and pressure sensors.

Clocking can be supplied by an external oscillator, an external crystal, or by a precision internal oscillator. Data can be output at 10 SPS for excellent 50-Hz and 60-Hz rejection, or at 80 SPS when higher speeds are needed. The ADS123x are easy to configure, and all digital control is accomplished through dedicated pins; there are no registers to program. A simple two-wire serial interface retrieves the data.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

### 7.3.1 Analog Inputs (AINPX, AINNX)

The input signal to be measured is applied to the input pins AINPx and AINNx. The positive internal input is generalized as AINP, and the negative internal input generalized as AINN. The signal is selected through the input MUX, which is controlled by pins A0 and TEMP (ADS1232) and pins A0 and A1 (ADS1234), as shown in  $\ge$  7-1 and  $\ge$  7-2.

The ADS123x accepts differential input signals, but can also accept single-ended signals. When measuring single-ended signals, it is permissible to connect the negative input (AINNx) to ground only for gain = 1 or 2. When using gain = 64 or 128, connect AINNx to a level-shift voltage equal to mid-AVDD supply to comply with the input range requirement. Connect the signal to the positive input (AINPx). When the ADS123x are configured this way, only half of the converter full-scale range is used because only positive digital output codes are produced.

The analog and reference inputs are protected by ESD diodes. See 🛛 7-3 for the similar connection of the ESD diodes for the analog inputs.

| MU   | X PINS | SELECTED           | ANALOG INPUTS      |
|------|--------|--------------------|--------------------|
| TEMP | A0     | POSITIVE INPUT     | NEGATIVE INPUT     |
| 0    | 0      | AINP1              | AINN1              |
| 0    | 1      | AINP2              | AINN2              |
| 1    | x      | Temperature sensor | Temperature sensor |

#### 表 7-1. ADS1232 Input Channel Selection With A0 and TEMP



| MU | IX PINS | SELECTED ANALOG INPUTS |                |
|----|---------|------------------------|----------------|
| A1 | A0      | POSITIVE INPUT         | NEGATIVE INPUT |
| 0  | 0       | AINP1                  | AINN1          |
| 0  | 1       | AINP2                  | AINN2          |
| 1  | 0       | AINP3                  | AINN3          |
| 1  | 1       | AINP4                  | AINN4          |

#### 表 7-2. ADS1234 Input Channel Selection With A0 and A1

#### 7.3.2 Temperature Sensor (ADS1232 Only)

On-chip diodes provide temperature-sensing capability. By setting the TEMP pin high, the selected analog inputs are disconnected and the inputs to the ADC are connected to the anodes of two diodes scaled to 1x and 80x in current and size, as shown in [X] 7-1. By measuring the difference in voltage of these diodes, temperature changes can be inferred from a baseline temperature. Typically, the difference in diode voltage is 111.7 mV at 25°C with a temperature coefficient of 379  $\mu$ V/°C. With PGA gain = 1 and 2, the difference voltage output from the PGA is 111.7 mV and 223.4 mV, respectively. The temperature sensor function is impossible to use with PGA gain = 64 and 128.



图 7-1. Measurement of the Temperature Sensor in the Input Multiplexer

Copyright © 2025 Texas Instruments Incorporated



## 7.3.3 Low-Noise PGA

The ADS123x feature a low-drift, low-noise PGA that provides a complete front-end solution for bridge sensors. A simplified diagram of the PGA is shown in [8] 7-2. The PGA consists of two chopper-stabilized amplifiers (A1 and A2) and three accurately matched resistors (R<sub>1</sub>, R<sub>F1</sub>, and R<sub>F2</sub>), which construct a differential front-end stage with a gain of 64, followed by gain stage A3. The PGA inputs are equipped with an EMI filter, as shown in [8] 7-2. The cut-off frequency of the EMI filter is 19.6 MHz. If the PGA gain is set to 1 or 2, the gain-of-64 stage is bypassed and shut down to save power. With the combination of both gain stages, the PGA gain can be set to 64 or 128. The PGA gain of the ADS123x is set to 1, 2, 64, or 128 by pins GAIN1 (MSB) and GAIN0 (LSB).  $\overline{x}$  7-3 shows the gain setting of the PGA.

| PGA GAIN |  |  |  |
|----------|--|--|--|
| 1        |  |  |  |
| 2        |  |  |  |
| 64       |  |  |  |
| 128      |  |  |  |
|          |  |  |  |

| 表 7-3. | PGA | Gain |
|--------|-----|------|
|--------|-----|------|

By using AVDD as the reference input, the bipolar input ranges from  $\pm 2.5$  V to  $\pm 19.5$  mV, while the unipolar ranges from 2.5 V to 19.5 mV. When the PGA gain is set to 1 or 2, the absolute inputs can go rail-to-rail without significant performance degradation. However, the inputs of the ADS123x are protected with internal diodes connected to the power-supply rails. These diodes clamp the applied signal to prevent damage to the input circuitry. On the other hand, when the PGA gain is set to 64 or 128, the operating input range is limited to (AGND + 1.5 V) to (AVDD - 1.5 V), in order to prevent saturating the differential front-end circuitry and degrading performance.



图 7-2. Simplified Diagram of the PGA

#### 7.3.3.1 PGA Bypass Capacitor

By applying a  $0.1\mu$ F external capacitor (C<sub>EXT</sub>) across two PGA output pins (pins 9 and 10 and the combination of the internal  $2k\Omega$  resistor (R<sub>INT</sub>), a low-pass filter with a corner frequency of 720Hz is created to band limit the signal path prior to the modulator input. This low-pass filter serves two purposes. First, the input signal is band-limited to prevent aliasing, as well as to filter high-frequency noise. Second, the low-pass filter attenuates the chopping residue from the PGA (for gains of 64 and 128 only) to improve temperature drift performance. High-quality capacitors (such as high-k ceramic or tantalum capacitors) are not required for a general application. However, high-quality capacitors, such as COG dielectric ceramic or poly, are recommended for high-linearity applications.

Copyright © 2025 Texas Instruments Incorporated



## 7.3.4 Voltage Reference Inputs (REFP, REFN)

The voltage reference used by the modulator is generated from the voltage difference between pins REFP and REFN:  $V_{REF} = V_{(REFP)} - V_{(REFN)}$ . The reference inputs use a structure similar to that of the analog inputs. In order to increase the reference input impedance, a switching buffer circuitry is used to reduce the input equivalent capacitance. The reference drift and noise impact ADC performance. In order to achieve best results, pay close attention to the reference noise and drift specifications. A simplified diagram of the circuitry on the reference inputs is shown in  $\mathbb{R}$  7-3. The switches and capacitors can be modeled with an effective impedance of:

$$Z_{EFF} = \frac{1}{2f_{MOD}C_{BUF}}$$

where

- f<sub>MOD</sub> = modulator sampling frequency = f<sub>CLK</sub> / 64 = (76.8 kHz)
- C<sub>BUF</sub> = input capacitance of the buffer

For the ADS123x:



图 7-3. Simplified Reference Input Circuitry

ESD diodes protect the reference inputs. To prevent these diodes from turning on, make sure the voltages on the reference pins do not go below AGND by more than 100 mV; and likewise, do not exceed AVDD by 100 mV:

AGND - 100 mV <  $V_{(REFP)}$  or  $V_{(REFN)}$  < AVDD + 100 mV



#### 7.3.5 Clock Sources

The ADS123x can use an external clock source, external crystal, or internal oscillator to accommodate a wide variety of applications. A 7-4 shows the equivalent circuitry of the clock source. The CLK\_DETECT block determines whether a crystal oscillator or external clock signal is applied to the CLKIN/XTAL1 pin so that the internal oscillator is bypassed or activated. When the CLKIN/XTAL1 pin frequency is above approximately 200 kHz, the CLK\_DETECT output goes low and shuts down the internal oscillator. When the CLKIN/XTAL1 pin frequency is below approximately 200 kHz, the CLK\_DETECT output goes high and activates the internal oscillator. Connect the CLKIN/XTAL1 pin to ground when the internal oscillator is chosen.



图 7-4. Equivalent Circuitry of the Clock Source

For crystal operation, connect the 4.9152-MHz crystal across the CLKIN/XTAL1 and XTAL2 pins. 表 7-4 shows the recommended crystal part numbers. As a result of the low-power design of the internal parallel-resonant circuit, both the CLKIN/XTAL1 and XTAL2 pins are only for use with the external crystal; do not use these pins as clock output drivers for external circuitry. No external capacitors are used with the crystal. Place the crystal as close as possible to the device pins in order to reduce board stray capacitance and in order to help ensure proper crystal operation.

| MANUFACTURER | FREQUENCY  | PART NUMBER |  |
|--------------|------------|-------------|--|
| ECS          | 4.9152 MHz | ECS-49-20-1 |  |
| ECS          | 4.9152 MHz | ECS-49-20-4 |  |

| 表 7-4. Re | ecommended | Crystals |
|-----------|------------|----------|
|-----------|------------|----------|

An external clock oscillator can be used by driving the CLKIN/XTAL1 pin from the oscillator output and leave XTAL2 disconnected.



#### 7.3.6 Digital Filter Frequency Response

The ADS123x use a sinc<sup>4</sup> digital filter with the frequency response ( $f_{CLK}$  = 4.9152 MHz) shown in 🖄 7-5. The frequency response repeats at multiples of the modulator sampling frequency of 76.8 kHz. The overall response is that of a low-pass filter with a -3-dB cutoff frequency of 2.4 Hz with the SPEED pin tied low (10-SPS data rate) and 19 Hz with the SPEED pin tied high (80-SPS data rate).



图 7-5. Digital Filter Frequency Response

To better demonstrate the response at lower frequencies,  $\mathbb{X}$  7-6(a) illustrates the response out to 100 Hz, when the data rate = 10 SPS. Notice that signals at multiples of 10 Hz are rejected, and therefore, simultaneous rejection of 50 Hz and 60 Hz interference is achieved.

The benefit of using a sinc<sup>4</sup> filter is that every frequency notch has four zeros at the same location. This response, combined with the low-drift internal oscillator, provides an excellent normal-mode rejection of line-cycle interference.

3 7-6(b) shows the plot enlarged for both 50-Hz and 60-Hz notches with the SPEED pin tied low (10-SPS data rate). With only a ±3% variation of the internal oscillator, over 100 dB of normal-mode rejection is achieved.



图 7-6. Digital Filter Frequency Response to 100 Hz

The ADS123x data rate and frequency response scale directly with clock frequency. For example, if  $f_{CLK}$  increases from 4.9152 MHz to 6.144 MHz when the SPEED pin is tied high, the data rate increases from 80 SPS to 100 SPS, while filter notches also increase from 80 Hz to 100 Hz. Frequency scaling is only possible when the external clock source is applied.



### 7.3.7 Settling Time

After changing the input multiplexer, the first data are fully settled. In both ADS123x devices, the digital filter is allowed to settle after toggling either the A1 or A0 pin. Toggling any of these digital pins holds the DRDY/DOUT line high until the digital filter is fully settled. For example, if A0 changes from low to high, selecting a different input channel, DRDY/DOUT immediately goes high, and DRDY/DOUT goes low when fully settled data are ready for retrieval. There is no need to discard any data. 🕅 7-7 shows the timing of the DRDY/DOUT line as the input multiplexer changes.

In certain instances, large or abrupt input changes require four data cycles to settle. One example of such a change is an external multiplexer in front of the ADS123x, which can cause large changes in input voltage simply by switching input channels. Another example is toggling the TEMP pin, which switches the internal AINP, AINN signals to connect to either the external AINPx, AINNx pins or to the TEMP diode (see 🛛 7-1).

To acquire fully settled data after an input step change, five readings are required. Five readings are required because if the change in input occurs in the middle of the first conversion, four additional full conversions of the fully settled input are required to get fully settled data. Discard the first four readings because they contain only partially settled data. A reading time for the ADS123x in continuous conversion mode.



#### 图 7-7. Example of Settling Time After Changing the Input Multiplexer

表 7-5. Timing Requirements for 图 7-7

| PARAMETER <sup>(1)</sup> |                                           | MIN       | MAX | UNIT |            |
|--------------------------|-------------------------------------------|-----------|-----|------|------------|
| t <sub>S</sub>           | Setup time for changing the A1 or A0 pins |           | 40  | 50   | μ <b>S</b> |
| t.                       | Settling time (DRDY/DOUT                  | SPEED = 1 | 51  | 51   | ms         |
| -1                       | t <sub>1</sub> held high)                 | SPEED = 0 | 401 | 401  | ms         |

Values given for f<sub>CLK</sub> = 4.9152 MHz. For different f<sub>CLK</sub> frequencies, scale proportional to CLK period. Expect a ±3% variation when an internal oscillator is used.



图 7-8. Settling Time in Continuous Conversion Mode



#### 7.3.8 Data Rate

The ADS123x data rate is set by the SPEED pin, as shown in  $\frac{1}{87}$  7-6. When SPEED is low, the data rate is nominally 10 SPS. This data rate provides the lowest noise, and also has excellent rejection of both 50-Hz and 60-Hz line-cycle interference. For applications requiring fast data rates, setting SPEED high selects a data rate of 80 SPS.

| ······································ |                                              |                            |  |
|----------------------------------------|----------------------------------------------|----------------------------|--|
|                                        | DATA RATE                                    |                            |  |
| SPEED<br>PIN                           | INTERNAL OSCILLATOR<br>OR 4.9152-MHz CRYSTAL | EXTERNAL<br>OSCILLATOR     |  |
| 0                                      | 10 SPS                                       | f <sub>CLK</sub> / 491,520 |  |
| 1                                      | 80 SPS                                       | f <sub>CLK</sub> / 61,440  |  |

#### 表 7-6. Data Rate Settings

#### 7.3.9 Data Format

The ADS123x output 24 bits of data in binary two's complement format. The least significant bit (LSB) has a weight of 0.5  $V_{REF}$  / (2<sup>23</sup> - 1). The positive full-scale input produces an output code of 7FFFFFh and the negative full-scale input produces an output code of 800000h. The output clips at these codes for signals exceeding full-scale.  $\gtrsim$  7-7 summarizes the ideal output codes for different input signals.

| INPUT SIGNAL V <sub>IN</sub><br>(AINP - AINN)            | IDEAL OUTPUT CODE |  |  |
|----------------------------------------------------------|-------------------|--|--|
| $\geqslant$ 0.5 V <sub>REF</sub> / Gain                  | 7FFFFh            |  |  |
| (0.5 V <sub>REF</sub> / Gain) / (2 <sup>23</sup> - 1)    | 000001h           |  |  |
| 0                                                        | 000000h           |  |  |
| ( - 0.5 V <sub>REF</sub> / Gain) / (2 <sup>23</sup> - 1) | FFFFFh            |  |  |
| $\leqslant$ - 0.5 V <sub>REF</sub> / Gain                | 800000h           |  |  |

#### 表 7-7. Ideal Output Code Versus Input Signal (1)

(1) Excludes effects of noise, INL, offset, and gain errors.

### 7.3.10 Data Ready and Data Output (DRDY/DOUT)

This digital output pin serves two purposes. First, DRDY/DOUT indicates when new data are ready by going low. Afterwards, on the first rising edge of SCLK, the DRDY/DOUT pin changes function and begins outputting the conversion data, most significant bit (MSB) first. Data are shifted out on each subsequent SCLK rising edge. After all 24 bits have been retrieved, the pin can be forced high with an additional SCLK. DRDY/DOUT then remains high until new data are ready. This configuration is useful when polling on the status of DRDY/DOUT to determine when to begin data retrieval.

### 7.3.11 Serial Clock Input (SCLK)

This digital input shifts serial data out with each rising edge. This input has built-in hysteresis, but care must be taken to ensure a clean signal. Glitches or slow-rising signals can cause unwanted additional shifting. For this reason, make sure the rise-and-fall times of SCLK are less than 50 ns.



### 7.3.12 Data Retrieval

The ADS123x continuously converts the analog input signal. To retrieve data, wait until  $\overline{DRDY}/DOUT$  goes low, as shown in  $\mathbb{K}$  7-9. After  $\overline{DRDY}/DOUT$  goes low, begin shifting out the data by applying SCLKs. Data are shifted out MSB first. Not all 24 bits of data are required to be shifted out, but the data must be retrieved before new data are updated (within  $t_7$ ) or else the data are overwritten. Avoid data retrieval during the update period ( $t_6$ ).  $\overline{DRDY}/DOUT$  remains at the state of the last bit shifted out until taken high (see  $t_6$ ), indicating that new data are being updated. To avoid having  $\overline{DRDY}/DOUT$  remain in the state of the last bit, the user can shift SCLK to force  $\overline{DRDY}/DOUT$  high, as shown in  $\mathbb{K}$  7-10. This technique is useful when a host controlling the device is polling  $\overline{DRDY}/DOUT$  to determine when data are ready.



#### 图 7-9. Data Retrieval Timing

#### 表 7-8. Timing Requirements for 图 7-9

|                    | PARAMETER                                                 |           | MIN | ТҮР  | MAX | UNIT |
|--------------------|-----------------------------------------------------------|-----------|-----|------|-----|------|
| t <sub>2</sub>     | DRDY/DOUT low to first SCLK rising edge                   |           | 0   |      |     | ns   |
| t <sub>3</sub>     | SCLK positive or negative pulse width                     |           | 100 |      |     | ns   |
| t <sub>4</sub>     | SCLK rising edge to new data bit valid: propagation delay |           |     |      | 50  | ns   |
| t <sub>5</sub>     | SCLK rising edge to old data bit valid: hold time         |           | 0   |      |     | ns   |
| t <sub>6</sub> (1) | Data updating: no readback allowed                        |           | 39  |      |     | μs   |
| t <sub>7</sub> (1) | (1) Conversion time $(1/data rata)$                       | SPEED = 1 |     | 12.5 |     | ms   |
| .,                 | Conversion time (1/data rate) SPEED = 0                   |           |     | 100  |     | ms   |

(1) Values given for  $f_{CLK}$  = 4.9152 MHz. For different  $f_{CLK}$  frequencies, scale proportional to the CLK period.



23th SOEK to Folce Drib h/DOOT High

## 图 7-10. Data Retrieval With DRDY/DOUT Forced High Afterwards



## 7.4 Device Functional Modes

In addition to the active conversion mode, the device has other functional modes: offset calibration mode (to calibrate the ADC internal offset), standby mode (saving power when not converting), and a power-down mode (for complete device shutdown).

#### 7.4.1 Offset Calibration Mode

Offset calibration can be initiated at any time to remove the ADS123x offset error. To initiate offset calibration, apply at least two additional SCLKs after retrieving 24 bits of data. A 7-11 shows the timing pattern. The 25th SCLK sends DRDY/DOUT high. The falling edge of the 26th SCLK begins the calibration cycle. Additional SCLK pulses can be sent after the 26th SCLK; however, minimize activity on SCLK during offset calibration for best results. The analog input pins are disconnected within the ADC and the appropriate signal is applied internally to perform the calibration.

When the calibration is completed,  $\overline{DRDY}/DOUT$  goes low, indicating that new data are ready. The first conversion after a calibration is fully settled and valid for use. The offset calibration takes exactly the same time as specified in (t<sub>8</sub>) right after the falling edge of the 26th SCLK.



图 7-11. Offset-Calibration Timing

| 表 7-9. Timing Requirements for | 图 7-11 |  |
|--------------------------------|--------|--|
|--------------------------------|--------|--|

| PARAMETER |                                                                  | MIN                | MAX    | UNIT   |    |
|-----------|------------------------------------------------------------------|--------------------|--------|--------|----|
| +. (1)    | First data roady after calibration                               | SPEED = 1 (80 SPS) | 101.28 | 101.29 | ms |
| 18 1      | t <sub>8</sub> <sup>(1)</sup> First data ready after calibration | SPEED = 0 (10 SPS) | 801.02 | 801.03 |    |

(1) Values given for f<sub>CLK</sub> = 4.9152 MHz. For different f<sub>CLK</sub> frequencies, scale proportional to the CLK period. Expect a ±3% variation when the internal oscillator is used.

### 7.4.2 Standby Mode

Standby mode dramatically reduces power consumption by shutting down most of the circuitry. In standby mode, the entire analog circuitry is powered down and only the clock source circuitry is awake to reduce the wake-up time from the standby mode. To enter standby mode, simply hold SCLK high after DRDY/DOUT goes low; see 7-12. Standby mode can be initiated at any time during readback; all 24 bits of data are not required to be retrieved beforehand.

When  $t_{10}$  has passed with SCLK held high, standby mode activates. DRDY/DOUT stays high when standby mode begins. SCLK must remain high to stay in standby mode. To exit standby mode (wakeup), set SCLK low. The first data after exiting standby mode is valid.





图 7-12. Standby Mode Timing (Can be Used for Single Conversions)

|                                                             | PARAMETER                             |           | MIN   | MAX   | UNIT |
|-------------------------------------------------------------|---------------------------------------|-----------|-------|-------|------|
| t <sub>9</sub> (1)                                          | SCLK high after DRDY/DOUT goes        | SPEED = 1 | 0     | 12.44 | ms   |
| low to activate standby mode                                | SPEED = 0                             | 0         | 99.94 |       |      |
| + (1)                                                       | Standby made estivation time          | SPEED = 1 | 12.46 |       | ms   |
| t <sub>10</sub> <sup>(1)</sup> Standby mode activation time | SPEED = 0                             | 99.96     |       |       |      |
| + (1)                                                       | Data ready after eviting standby made | SPEED = 1 | 52.51 | 52.51 | ms   |
| t <sub>11</sub> <sup>(1)</sup> D                            | Data ready after exiting standby mode | SPEED = 0 | 401.8 | 401.8 |      |

| 表 7-10. Timing Requi | rements for 🖄 | 7-12 |
|----------------------|---------------|------|
|----------------------|---------------|------|

 Values given for f<sub>CLK</sub> = 4.9152 MHz. For different f<sub>CLK</sub> frequencies, scale proportional to the CLK period. Expect a ±3% variation when an internal oscillator is used.

## 7.4.3 Standby Mode With Offset-Calibration

Offset-calibration can be set to run immediately after exiting standby mode. This feature is useful when the ADS123x is put in standby mode for long periods of time, and offset-calibration is desired afterwards to compensate for temperature or supply voltage changes.

To force an offset-calibration with standby mode, shift 25 SCLKs and take the SCLK pin high to enter standby mode. Offset-calibration then begins after wake-up; 🛛 7-13 shows the appropriate timing. Note the extra time needed after wake-up for calibration before data are ready. The first data after standby mode with offset-calibration is fully settled and can be used right away.





| PARAMETER           |                                       | MIN       | МАХ | UNIT |    |
|---------------------|---------------------------------------|-----------|-----|------|----|
| t., (1)             | Data ready after exiting standby mode | SPEED = 1 | 103 | 103  | ms |
| l <sub>12</sub> (1) | and calibration                       | SPEED = 0 | 803 | 803  |    |

Values given for f<sub>CLK</sub> = 4.9152 MHz. For different f<sub>CLK</sub> frequencies, scale proportional to CLK period. Expect a ±3% variation when an internal oscillator is used.



#### 7.4.4 Power-Down Mode

Power-down mode shuts down the entire ADC circuitry and reduces the total power consumption close to zero. To enter power-down mode, hold the PDWN pin low. Power-down mode also resets the entire circuitry to free the ADC circuitry from locking up to an unknown state. Power-down mode can be initiated at any time during readback; not all 24 bits of data must be retrieved beforehand. 图 7-14 shows the wake-up timing from power-down mode.



图 7-14. Wake-Up Timing From Power-Down Mode

|                                | PARAMETER                                          |                | MIN TY | P UNIT |
|--------------------------------|----------------------------------------------------|----------------|--------|--------|
|                                |                                                    | Internal clock | 7.9    | 5 µs   |
| t <sub>13</sub>                | Wake-up time after power-down mode                 | External clock | 0.1    | 6 µs   |
|                                | Crystal oscillator <sup>(1)</sup>                  | 5              | 6 ms   |        |
| t <sub>14</sub> <sup>(2)</sup> | t <sub>14</sub> <sup>(2)</sup> PDWN pulse duration |                | 26     | μs     |

(1) No capacitors on CLKIN/XTAL1 or XTAL2 outputs.

(2) Value given for  $f_{CLK}$  = 4.9152 MHz. For different  $f_{CLK}$  frequencies, the scale is proportional to the CLK period except for a ±3% variation when an internal oscillator is used.

#### 7.4.5 Power-Up Sequence

When powering up the ADS123x, follow the prescribed  $\overline{PWDN}$  pin sequence as shown in  $\overline{\mbox{M}}$  7-15. At power-up, hold the  $\overline{PWDN}$  pin low until after AVDD and DVDD have stabilized above the minimum specified voltage levels. After an initial delay where  $\overline{PWDN}$  must be held low (t<sub>15</sub>), take  $\overline{PWDN}$  high then toggle  $\overline{PWDN}$  low to high with pulse durations (t<sub>16</sub> and t<sub>17</sub>) as shown in  $\overline{\mbox{M}}$  7-15 and  $\overline{\mbox{R}}$  7-13. The ADC then begins operation as shown in  $\overline{\mbox{M}}$  7-14 and  $\overline{\mbox{R}}$  7-12. Control  $\overline{PDWN}$  by the host processor to provide the required power-on timing.



图 7-15. Power-Up Timing Sequence

| 表 7-13. Power-up | <b>Timing Red</b> | quirements for 🖄 7-15 |
|------------------|-------------------|-----------------------|
|------------------|-------------------|-----------------------|

|                 | PARAMETER                                     |    | UNIT |
|-----------------|-----------------------------------------------|----|------|
| t <sub>15</sub> | Delay time, PWDN high after AVDD, DVDD stable | 10 | μs   |
| t <sub>16</sub> | Pulse duration, PWDN high                     | 26 | μs   |
| t <sub>17</sub> | Pulse duration, PWDN low                      | 26 | μs   |

(1)  $f_{CLK} = 4.9152$  MHz. For  $f_{CLK} < 4.9152$  MHz, adjust the  $\overline{PWDN}$  delay time and pulse duration accordingly.



#### 7.4.6 Summary of Serial Interface Waveforms

图 7-16 summarizes the serial interface waveforms.



#### 图 7-16. Summary of Serial Interface Waveforms



# 8 Application and Implementation

备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## 8.1 Application Information

The ADS123x devices are high-resolution, 24-bit ADCs with an integrated low-noise PGA. Best performance is achieved by following the guidelines and recommendations described in the *Typical Application* section.

### **8.2 Typical Application**

8-1 shows a circuit diagram of the ADS1232 as part of a weigh scale system. In this setup, the ADS1232 is configured to channel 1 input, gain = 128, and 10SPS data rate. Gain = 128 is selected by tying the GAIN[1:0] pins to logic high (3V in this example). Input channel 1 and data rate = 10SPS are selected by tying input channel select pins A0 and TEMP to ground, and by tying the data rate select pin SPEED to ground. The unused channel 2 inputs are tied to ground.

The internal oscillator is selected by grounding the CLKIN/XTAL1 pin. The other clock options are 1) 4.9152MHz crystal across the CLKIN/XTAL1 and XTAL2 pins, or 2) apply a clock to the CLKIN/XTAL1 pin (pin XTAL2 unconnected). The <u>PWDN</u> pin of the ADC is routed to the controller because this pin must be toggled after the ADC is powered. The bridge excitation voltage is connected to the ADC reference input pins (REFP, REFN). Not shown in <u>8</u> 8-1 are R-C input filters for the signal and reference inputs. If these filters are used, match the filter time constants to maintain cancellation of noise common to both signal and reference inputs.







### 8.2.1 Design Requirements

表 8-1 summarizes the design performance goals. 表 8-2 summarizes the system design parameters.

| 表 6-1. Design Goals             |                                                 |  |  |  |  |  |  |  |
|---------------------------------|-------------------------------------------------|--|--|--|--|--|--|--|
| DESIGN GOAL                     | VALUE                                           |  |  |  |  |  |  |  |
| Noise-free resolution           | 80,000 counts / 130,000 counts (post averaging) |  |  |  |  |  |  |  |
| Sample rate                     | 10 SPS                                          |  |  |  |  |  |  |  |
| Input step settling time        | 500 ms / 900 ms (post averaging)                |  |  |  |  |  |  |  |
| 50-Hz and 60-Hz noise rejection | >100 dB                                         |  |  |  |  |  |  |  |

| 表 | 8-1. | Design | Goals |
|---|------|--------|-------|
|---|------|--------|-------|

| 衣 o-2. Desig                                 | n Parameters |
|----------------------------------------------|--------------|
| DESIGN PARAMETERS                            | DESIGN VALUE |
| Bridge resistance                            | 1 kΩ         |
| Bridge excitation voltage                    | 5 V          |
| Load cell sensitivity                        | 2 mV/V       |
| Bridge full-scale output                     | 10 mV        |
| ADC analog power supply                      | 5 V          |
| Host controller and ADC digital power supply | 3 V          |

#### 本 9 2 Docian Parameters

#### 8.2.2 Detailed Design Procedure

Common performance metrics of a weigh scale are noise-free resolution (or counts) and offset and gain stability (drift) after calibrating the weigh scale. 表 6-1 to 表 6-4 illustrate ADC noise performance expressed as an inputreferred quantity over gain, data rate, and analog supply voltage.

In this design example, the ADC analog supply voltage (5 V) is used as the bridge excitation voltage. 5-V excitation optimizes the bridge signal output compared to 3-V excitation and also has the benefit of optimizing the ADC conversion noise. Gain = 128 is selected because it also provides optimal noise performance. The front end circuitry of the ADC easily accommodates the 10-mV bridge output. In summary, the ADC configuration that vields the highest resolution while achieving the sample rate and settling time requirements is AVDD = 5 V. bridge excitation = 5 V, gain = 128, and sample rate = 10 SPS.

Signal-to-noise performance is improved by using a higher gauge-factor bridge (example 3 mV/V bridge), or by increasing the excitation voltage. If the excitation voltage > 5 V, a voltage divider is required to reduce the voltage at the ADC reference inputs.

Noise-free counts are improved by post averaging the data (for example, a moving-average filter performed in the microcontroller). A moving average filter reduces noise by a factor of  $\sqrt{N}$ , where N is the number of readings averaged. However, a moving average filter increases the input step settling time due to the latency caused by averaging.

The other key performance attributes are DC offset and gain drift, and 50-Hz and 60-Hz noise rejection. 🛽 5-14 and 🛽 5-16 illustrate the distributions of offset and gain drift performance. 50-Hz and 60-Hz noise rejection is described in 87-6. The ADC provides over 100-dB rejection with ±3% variation of the ADC clock frequency.

### 8.2.3 Application Curves

To evaluate the ADC's noise performance, four fixed-value, 1-k Ω low-drift precision resistors are connected in a bridge arrangement to simulate a bridge sensor. The simulator provides the same thermal noise generated by a physical bridge. One of the four bridge resistors is modified to 1.008 k<sup>Ω</sup> in order to provide a 10-mV output signal. The 10-mV signal is typical of a 2-mV/V load cell using 5-V excitation.



图 8-2 shows the ADC performance with data taken over a 60-second period. The 60-second period reveals true ADC peak-to-peak noise performance. 图 8-3 shows the same conversion data processed by an external moving average filter (average x4). The noise-free resolution of the ADC is approximately 85,000 counts. Over the same 60-second period, the moving average filter improves noise-free resolution to 135,000 counts. The noise-free resolution (bits) corresponding to unfiltered and filtered data are 16.3 bits and 17.1 bits. See 方程式 2 to calculate noise-free resolution in bits. In order to evaluate the actual noise-free resolution of the system, the 10-mV signal is used in the calculation, rather than the full input range of the ADC (39 mV =  $V_{REF}$  / 128),

As shown in the noise plots, the moving average filter reduces noise by approximately one-half. As a consequence of the post filter operation, the input step settling time increases from 500 ms to 900 ms (500 ms because of the ADC settling response time, 400 ms because of the post-averaging filter).



## 8.3 Power Supply Recommendations

At device power-on, follow the PWDN pin toggle sequence as detailed in the *Power-Up Sequence* section.

The ADC has an analog power supply (AVDD) and digital power supply (DVDD). The supply range is 2.7V to 5.25V. The analog and digital supplies can be tied together, however the digital power supply must be clean and free of glitches and transients, which can be generated by the operation of LEDs, relays, and so forth. The bridge excitation voltage is often the same as the ADC supply voltage, so the supply voltage must be free of transients.

Voltage ripple produced by switching power supplies can also degrade ADC performance. The use a lowdropout regulator (LDOs) can reduce voltage ripple caused by switching power supplies.

## 8.3.1 Power-Supply Decoupling

Good power-supply decoupling is important in order to achieve rated performance. The power supplies must be decoupled close to the power-supply pins using short, direct connections to ground. For both analog and digital power supplies, connect a 0.1-µF capacitor (X7R-dielectric ceramic) from the power-supply pins to the ground plane.

### 8.4 Layout

Good layout practices are crucial to realize the full-performance of the ADC. Poor grounding can quickly degrade the noise performance. The following layout guidelines help provide the best results.



#### 8.4.1 Layout Guidelines

For best performance, dedicate a PCB layer to a ground plane and do not route any other signal traces on this layer. However, depending on space limitations, a dedicated ground plane may not be practical. If a continuous ground plane is not possible, connect the individual plane segments in one place at the ADC.

Route digital traces away from the PGA output pins (CAP) and away from all analog inputs and associated components to minimize interference. Maintain differential trace routing for the input signal and reference signal to minimize RFI susceptibility.

Use C0G capacitors for analog and reference input filters and the PGA output capacitors in high-linearity applications. High-K type capacitors (such as Y5V and X7R) should be avoided. Place supply bypass and the PGA bypass capacitors as close as possible to the device pins using short, direct traces. For optimum performance, use low-impedance connections (such as multiple vias) on the ground-side connections of the bypass capacitors.

Avoid long traces on DRDY/DOUT, because high trace capacitance can lead to increased ADC noise. Use a series resistor or a local buffer if long traces are used. When applying an external clock, be sure the clock is free of overshoot and glitches. A source-termination resistor placed at the clock buffer helps control reflections and overshoot. Glitches present on the clock signal can lead to increased noise and possible mis-operation and must be avoided.

图 8-4 illustrates a PCB layout example. Separate 5V analog and a 3.3V digital supplies are shown. The ADC configuration is through hard-tie of the control pins as shown in  $\frac{1}{5}$  8-3.

| MODE               | PIN CONTROL | VOLTAGE |
|--------------------|-------------|---------|
| Data rate = 10 SPS | SPEED       | 0V      |
| Gain = 128         | GAIN[1:0]   | 3.3V    |
| Input = channel 1  | A0, TEMP    | 0V      |

#### 表 8-3. Layout Example Pin Connections



## 8.4.2 Layout Example



图 8-4. ADS1232 Layout Example



## 9 Device and Documentation Support

## 9.1 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知*进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## 9.2 支持资源

TI E2E<sup>™</sup> 中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。

#### 9.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

## 9.4 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

## 9.5 术语表

TI术语表 本术语表列出并解释了术语、首字母缩略词和定义。

## **10 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| С | hanges from Revision G (January 2021) to Revision H (June 2025)                | Page |
|---|--------------------------------------------------------------------------------|------|
| • | Changed ESD (HBM) rating from ±1000V to ±750V                                  | 5    |
| • | Changed AINN3 to AINN4 in ADS1234 Input Channel Selection With A0 and A1 table | 15   |

| Cł | nanges from Revision F (February 2008) to Revision G (January 2021)                                             | Page           |
|----|-----------------------------------------------------------------------------------------------------------------|----------------|
| •  | 更新了整个文档中的表格、图和交叉参考的编号格式                                                                                         | 1              |
| •  | 添加了器件信息、ESD等级、建议运行条件和热性能信息表,以及详细说明、应用和实施、电源相关建设<br>布局、器件和文档支持和机械、封装和可订购信息部分                                     |                |
| •  | Deleted Ordering Information section; all ordering information available in package option addendum loca        |                |
|    | at end of data sheet                                                                                            | 3              |
| •  | Added analog input voltage specification to Absolute Maximum Ratings                                            | <mark>5</mark> |
| •  | Added digital input voltage specification to Absolute Maximum Ratings                                           | <mark>5</mark> |
| •  | Deleted momentary input current specification from Absolute Maximum Ratings                                     | 5              |
| •  | Added input current note to Absolute Maximum Ratings                                                            | 5              |
| •  | Added common-mode voltage condition to Common-Mode Rejection specification in <i>Electrical Character</i> table | istics<br>7    |
| •  | Deleted power-supply rejection (gain = 1) MIN specification from <i>Electrical Characteristics</i> table        | 7              |
| •  | Changed power-supply rejection (gain = 1) TYP specification in <i>Electrical Characteristics</i> table          | 7              |
| •  | Changed text in Analog Inputs (AINPX, AINNX) section                                                            | 15             |
| •  | Added ADS1232 Input Channel Selection With A0 and TEMP table                                                    | 15             |



| • | Deleted link to Using the MSC121x as a High-Precision Intelligent Temperature Sensor                 | . 16 |
|---|------------------------------------------------------------------------------------------------------|------|
| • | Changed 10 SPS - 3-dB frequency from 3.32 Hz to 2.4 Hz, and 80 SPS - 3-dB frequency from 11.64 Hz to | to   |
|   | 19 Hz                                                                                                | . 20 |
| • | Changed Power-Up Sequence section                                                                    | 26   |
| • | Deleted Thermocouple application from Application Information                                        | . 28 |
| • | Deleted RTDs and Thermistor application from Application Information                                 | 28   |
| • | Added weigh scale application to Application Information                                             | 28   |
|   |                                                                                                      |      |

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type (2) | Package   Pins  | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|-------------------|-----------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
|                       |               |                   |                 |                       |                    | (4)                           | (5)                        |              |                     |
| ADS1232IPW            | Active        | Production        | TSSOP (PW)   24 | 60   TUBE             | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | ADS1232             |
| ADS1232IPW.A          | Active        | Production        | TSSOP (PW)   24 | 60   TUBE             | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | ADS1232             |
| ADS1232IPW.B          | Active        | Production        | TSSOP (PW)   24 | 60   TUBE             | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | ADS1232             |
| ADS1232IPWG4          | Active        | Production        | TSSOP (PW)   24 | 60   TUBE             | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | ADS1232             |
| ADS1232IPWR           | Active        | Production        | TSSOP (PW)   24 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | ADS1232             |
| ADS1232IPWR.A         | Active        | Production        | TSSOP (PW)   24 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | ADS1232             |
| ADS1232IPWR.B         | Active        | Production        | TSSOP (PW)   24 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | ADS1232             |
| ADS1232IPWRG4         | Active        | Production        | TSSOP (PW)   24 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | ADS1232             |
| ADS1234IPW            | Active        | Production        | TSSOP (PW)   28 | 50   TUBE             | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | ADS1234             |
| ADS1234IPW.A          | Active        | Production        | TSSOP (PW)   28 | 50   TUBE             | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | ADS1234             |
| ADS1234IPW.B          | Active        | Production        | TSSOP (PW)   28 | 50   TUBE             | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | ADS1234             |
| ADS1234IPWG4          | Active        | Production        | TSSOP (PW)   28 | 50   TUBE             | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | ADS1234             |
| ADS1234IPWR           | Active        | Production        | TSSOP (PW)   28 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | ADS1234             |
| ADS1234IPWR.A         | Active        | Production        | TSSOP (PW)   28 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | ADS1234             |
| ADS1234IPWR.B         | Active        | Production        | TSSOP (PW)   28 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | ADS1234             |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

(2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



www.ti.com

6-Jun-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All din | nensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------|----------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|          | Device               | -     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|          | ADS1232IPWR          | TSSOP | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
|          | ADS1234IPWR          | TSSOP | PW                 | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

6-Jun-2025



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS1232IPWR | TSSOP        | PW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |
| ADS1234IPWR | TSSOP        | PW              | 28   | 2000 | 350.0       | 350.0      | 43.0        |

# TEXAS INSTRUMENTS

www.ti.com

6-Jun-2025

# TUBE



# - B - Alignment groove width

#### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| ADS1232IPW   | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |
| ADS1232IPW.A | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |
| ADS1232IPW.B | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |
| ADS1232IPWG4 | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |
| ADS1234IPW   | PW           | TSSOP        | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |
| ADS1234IPW.A | PW           | TSSOP        | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |
| ADS1234IPW.B | PW           | TSSOP        | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |
| ADS1234IPWG4 | PW           | TSSOP        | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |

# **PW0024A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0024A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0024A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



PW (R-PDSO-G28)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
 B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行 复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索 赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司