



Sample &







ADCS7476, ADCS7477, ADCS7478

SNAS192G - APRIL 2003 - REVISED MAY 2016

# ADCS747x 1-MSPS, 12-Bit, 10-Bit, and 8-Bit A/D Converters

## 1 Features

- Variable Power Management
- Packaged in 6-Pin SOT-23
- Power Supply Used as Reference
- Single 2.7-V to 5.25-V Supply Operation
- Compatible With SPI™, QSPI™, MICROWIRE™, and DSP
- Key Specifications
  - Resolution With No Missing Codes (12-Bit, 10-Bit, and 8-Bit)
  - Conversion Rate: 1 MSPS
  - DNL: 0.5, -0.3 LSB (Typical)
  - INL: ±0.4 LSB (Typical)
  - Power Consumption:
    - 3-V Supply: 2 mW (Typical)
    - 5-V Supply: 10 mW (Typical)

# 2 Applications

- Automotive Navigation
- FA or ATM Equipment
- Portable Systems
- Medical Instruments
- Mobile Communications
- Instrumentation and Control Systems

# 3 Description

The ADCS7476, ADCS7477, and ADCS7478 devices are low power, monolithic CMOS 12-, 10-, and 8-bit analog-to-digital converters that operate at 1 MSPS. The ADCS747x devices are a drop-in replacement for Analog Device's AD747x. Each device is based on a successive approximation register architecture with internal track-and-hold. The serial interface is compatible with several standards, such as SPI, QSPI, MICROWIRE, and many common DSP serial interfaces.

The ADCS747x uses the supply voltage as a reference, enabling the device to operate with a fullscale input range of 0 to  $V_{DD}$ . The conversion rate is determined from the serial clock (SCLK) speed. These converters offer a shutdown mode, which can be used to trade throughput for power consumption. The ADCS747x is operated with a single supply that can range from 2.7 V to 5.25 V. Normal power consumption during continuous conversion, using a 3-V or 5-V supply, is 2 mW or 10 mW respectively. The power-down feature, which is enabled by a chip select (CS) pin, reduces the power consumption to under 5 µW using a 5-V supply. All three converters are available in a 6-pin SOT-23 package, which provides an extremely small footprint for applications where space is a critical consideration. These products are designed for operation over the automotive and extended industrial temperature range of -40°C to 125°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER                      | PACKAGE    | BODY SIZE (NOM)   |
|----------------------------------|------------|-------------------|
| ADCS7476<br>ADCS7477<br>ADCS7478 | SOT-23 (6) | 1.60 mm × 2.90 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Block Diagram**



# **Table of Contents**

| 1 | Features 1     |                                         |  |  |  |  |  |
|---|----------------|-----------------------------------------|--|--|--|--|--|
| 2 | Applications 1 |                                         |  |  |  |  |  |
| 3 | Des            | Description1                            |  |  |  |  |  |
| 4 | Rev            | ision History 2                         |  |  |  |  |  |
| 5 | Pin            | Configuration and Functions 3           |  |  |  |  |  |
| 6 | Spe            | cifications 4                           |  |  |  |  |  |
|   | 6.1            | Absolute Maximum Ratings 4              |  |  |  |  |  |
|   | 6.2            | ESD Ratings 4                           |  |  |  |  |  |
|   | 6.3            | Recommended Operating Conditions 4      |  |  |  |  |  |
|   | 6.4            | Thermal Information 4                   |  |  |  |  |  |
|   | 6.5            | Electrical Characteristics – ADCS74765  |  |  |  |  |  |
|   | 6.6            | Electrical Characteristics – ADCS7477 6 |  |  |  |  |  |
|   | 6.7            | Electrical Characteristics – ADCS7478 8 |  |  |  |  |  |
|   | 6.8            | Timing Requirements 9                   |  |  |  |  |  |
|   | 6.9            | Typical Characteristics 12              |  |  |  |  |  |
| 7 | Deta           | ailed Description                       |  |  |  |  |  |
|   | 7.1            | Overview                                |  |  |  |  |  |
|   | 7.2            | Functional Block Diagram 16             |  |  |  |  |  |
|   | 7.3            | Feature Description 16                  |  |  |  |  |  |

|                                  | 7.4  | Device Functional Modes           | 17 |  |
|----------------------------------|------|-----------------------------------|----|--|
| 8 Application and Implementation |      |                                   |    |  |
|                                  | 8.1  | Application Information           | 21 |  |
|                                  | 8.2  | Typical Application               | 22 |  |
| 9                                | Pow  | er Supply Recommendations         | 23 |  |
|                                  | 9.1  | Power Supply Noise                | 23 |  |
|                                  | 9.2  | Digital Output Effect Upon Noise  | 23 |  |
|                                  |      | Power Management                  |    |  |
| 10                               | Lay  | out                               | 24 |  |
|                                  |      | Layout Guidelines                 |    |  |
|                                  | 10.2 | Layout Example                    | 25 |  |
| 11                               | Dev  | ice and Documentation Support     | 26 |  |
|                                  | 11.1 | Device Support                    | 26 |  |
|                                  | 11.2 | Community Resources               | 27 |  |
|                                  | 11.3 | Trademarks                        | 27 |  |
|                                  | 11.4 | Electrostatic Discharge Caution   | 27 |  |
|                                  | 11.5 | Glossary                          | 27 |  |
| 12                               |      | hanical, Packaging, and Orderable |    |  |
|                                  |      | mation                            | 27 |  |
|                                  |      |                                   |    |  |

# **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision F (March 2013) to Revision G |                                                                                                                                                                                                                                                                                     |      |  |  |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|
| •                                                  | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |      |  |  |
| •                                                  | Moved V <sub>DD</sub> from the <i>Electrical Characteristics</i> tables to the <i>Recommended Operating Conditions</i> table                                                                                                                                                        | 5    |  |  |
| С                                                  | hanges from Revision E (March 2013) to Revision F                                                                                                                                                                                                                                   | Page |  |  |

| • | Changed layout of National Data Sheet to | TI format |
|---|------------------------------------------|-----------|
|---|------------------------------------------|-----------|





#### ADCS7476, ADCS7477, ADCS7478 SNAS192G – APRIL 2003–REVISED MAY 2016

# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN |                 |        | DESCRIPTION                                                                                                                                                                                                                                                                            |  |
|-----|-----------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO. | NAME            | ITPE'' | DESCRIPTION                                                                                                                                                                                                                                                                            |  |
| 1   | V <sub>DD</sub> | Ρ      | Positive supply pin. These pins must be connected to a quiet 2.7-V to 5.25-V source and bypassed to GND with 0.1- $\mu$ F and 1- $\mu$ F monolithic capacitors placed within 1 cm of the power pin. ADCS747x uses this power supply as a reference, so it must be thoroughly bypassed. |  |
| 2   | GND             | G      | The ground return for the supply.                                                                                                                                                                                                                                                      |  |
| 3   | V <sub>IN</sub> | Ι      | Analog input. This signal can range from 0 V to V <sub>DD</sub> .                                                                                                                                                                                                                      |  |
| 4   | SCLK            | Ι      | Digital clock input. The range of frequencies for this input is 10 kHz to 20 MHz, with ensured performance at 20 MHz. This clock directly controls the conversion and readout processes.                                                                                               |  |
| 5   | SDATA           | 0      | Digital data output. The output words are clocked out of this pin by the SCLK pin.                                                                                                                                                                                                     |  |
| 6   | CS              | Ι      | Chip select. A conversion process begins on the falling edge of $\overline{CS}$ .                                                                                                                                                                                                      |  |

(1) G = Ground, I = Input, O = Output, P = Power

SNAS192G - APRIL 2003-REVISED MAY 2016

www.ti.com

# 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                                     | MIN  | MAX                   | UNIT |
|-----------------------------------------------------|------|-----------------------|------|
| Supply voltage, V <sub>DD</sub>                     | -0.3 | 6.5                   | V    |
| Voltage on any analog pin to GND                    | -0.3 | V <sub>DD</sub> + 0.3 | V    |
| Voltage on any digital pin to GND                   | -0.3 | 6.5                   | V    |
| Input current at any pin (except power supply pins) |      | ±10                   | mA   |
| Soldering temperature, infrared (10 sec)            |      | 215                   | °C   |
| Operating temperature, T <sub>A</sub>               |      | 150                   | °C   |
| Storage temperature, T <sub>stg</sub>               | -65  | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

#### 6.2 ESD Ratings

|                                            |                                                                   |                                                                                | VALUE | UNIT |
|--------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
|                                            | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±3500                                                                          | V     |      |
| V <sub>(ESD)</sub> Electrostatic discharge |                                                                   | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±200  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                                            | MIN | MAX  | UNIT |
|-----------------|------------------------------------------------------------|-----|------|------|
| $V_{\text{DD}}$ | Supply voltage                                             | 2.7 | 5.25 | V    |
|                 | Digital input pins voltage (independent of supply voltage) | 2.7 | 5.25 | V    |
| TA              | Operating temperature                                      | -40 | 125  | °C   |

#### 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                | ADCS7476,<br>ADCS7477,<br>ADCS7478 | UNIT   |  |
|----------------------|----------------------------------------------|------------------------------------|--------|--|
|                      |                                              | DBV (SOT-23)                       | U.I.I. |  |
|                      |                                              | 6 PINS                             |        |  |
| $R_{\thetaJA}$       | Junction-to-ambient thermal resistance       | 184.5                              | °C/W   |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 151.2                              | °C/W   |  |
| $R_{\thetaJB}$       | Junction-to-board thermal resistance         | 29.7                               | °C/W   |  |
| ΨJT                  | Junction-to-top characterization parameter   | 29.8                               | °C/W   |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 29.1                               | °C/W   |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

4



# 6.5 Electrical Characteristics – ADCS7476

 $T_A = 25^{\circ}C$ ,  $V_{DD} = 2.7$  V to 5.25 V,  $f_{SCLK} = 20$  MHz, and  $f_{SAMPLE} = 1$  MSPS (unless otherwise noted)<sup>(1)</sup>

|                  | PARAMETER                                         | TEST CO                                                             | NDITIONS                                                       | MIN  | TYP                | MAX  | UNIT |
|------------------|---------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------|------|--------------------|------|------|
| STATIC           | CONVERTER CHARACTERISTICS                         |                                                                     |                                                                |      |                    |      |      |
|                  | Resolution with no missing codes                  | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}, -4000 \text{ V}$         | 0°C ≤ T <sub>A</sub> ≤ 125°C                                   |      |                    | 12   | Bits |
| INL              |                                                   | V <sub>DD</sub> = 2.7 V to 3.6 V                                    | $T_A = 25^{\circ}C$                                            |      | ±0.4               |      | LSB  |
|                  | Integral non-linearity                            |                                                                     | $-40^{\circ}C \le T_A \le 85^{\circ}C$                         |      |                    | ±1   | _    |
|                  |                                                   | $V_{DD}$ = 2.7 V to 3.6 V, $T_A$                                    |                                                                | -1.1 |                    | 1    | LSB  |
|                  |                                                   | V <sub>DD</sub> = 2.7 V to 3.6 V                                    | $T_A = 25^{\circ}C$                                            | -0.3 | 0.5                |      | LSB  |
| DNL              | Differential non-linearity                        |                                                                     | $-40^{\circ}C \le T_A \le 85^{\circ}C$                         | -0.9 |                    | 1    |      |
|                  |                                                   | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}, \text{ T}_{\text{A}}$    |                                                                |      |                    | ±1   | LSB  |
| V <sub>OFF</sub> | Offset error                                      | V <sub>DD</sub> = 2.7 V to 3.6 V                                    | $T_{A} = 25^{\circ}C$                                          |      | ±0.1               |      | LSB  |
|                  |                                                   |                                                                     | $-40^{\circ}C \le T_A \le 125^{\circ}C$                        |      |                    | ±1.2 |      |
| GE               | Gain error                                        | $V_{DD}$ = 2.7 V to 3.6 V                                           | $T_{A} = 25^{\circ}C$                                          |      | ±0.2               | 4.0  | LSB  |
|                  |                                                   |                                                                     | $-40^{\circ}C \le T_A \le 125^{\circ}C$                        |      |                    | ±1.2 |      |
| JINAN            | IIC CONVERTER CHARACTERISTIC                      | .ð                                                                  | T 25%C                                                         |      | 70                 |      |      |
| SINAD            | Signal-to-noise plus distortion ratio             | f <sub>IN</sub> = 100 kHz                                           | $T_A = 25^{\circ}C$                                            | 70   | 72                 |      | dB   |
|                  |                                                   |                                                                     | $-40^{\circ}C \le T_A \le 125^{\circ}C$                        | 70   | 70 5               |      |      |
| SNR              | Signal-to-noise ratio                             | f <sub>IN</sub> = 100 kHz                                           | $T_{A} = 25^{\circ}C$ $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ | 70.8 | 72.5               |      | dB   |
| SININ            |                                                   | f <sub>IN</sub> = 100 kHz, T <sub>A</sub> = 125°                    |                                                                | 70.6 |                    |      | dB   |
| THD              | Total harmonic distortion                         | $f_{IN} = 100 \text{ kHz}, r_A = 123$<br>$f_{IN} = 100 \text{ kHz}$ | 0                                                              | 70.0 | -80                |      | dB   |
| SFDR             | Spurious-free dynamic range                       | $f_{\rm IN} = 100 \text{ kHz}$                                      |                                                                |      | 82                 |      | dB   |
|                  | Intermodulation distortion,<br>second order terms | f <sub>a</sub> = 103.5 kHz, f <sub>b</sub> = 113.5 kHz              |                                                                |      | -78                |      | dB   |
| IMD              | Intermodulation distortion, third order terms     | f <sub>a</sub> = 103.5 kHz, f <sub>b</sub> = 113.5 kHz              |                                                                |      | -78                |      | dB   |
|                  |                                                   | 5-V supply                                                          |                                                                |      | 11                 |      | MHz  |
| FPBW             | –3-dB full power bandwidth                        | 3-V supply                                                          |                                                                |      | 8                  |      | MHz  |
| POWER            | SUPPLY CHARACTERISTICS                            |                                                                     |                                                                |      |                    |      |      |
|                  | Normal mode (static)                              | $V_{DD}$ = 4.75 V to 5.25 V,                                        | SCLK On or Off                                                 |      | 2                  |      | mA   |
|                  |                                                   | $V_{DD}$ = 2.7 V to 3.6 V, SC                                       | LK On or Off                                                   |      | 1                  |      | mA   |
|                  |                                                   | V <sub>DD</sub> = 4.75 V to 5.25 V,                                 | $T_A = 25^{\circ}C$                                            |      | 2                  |      | mA   |
|                  | Normal mode (operational)                         | f <sub>SAMPLE</sub> = 1 MSPS                                        | $-40^{\circ}C \le T_A \le 85^{\circ}C$                         |      |                    | 3.5  | ША   |
| DD               |                                                   | $V_{DD} = 2.7 V \text{ to } 3.6 V,$                                 | $T_A = 25^{\circ}C$                                            |      | 0.6                |      | mA   |
|                  |                                                   | f <sub>SAMPLE</sub> = 1 MSPS                                        | $-40^{\circ}C \le T_A \le 85^{\circ}C$                         |      |                    | 1.6  |      |
|                  | Shutdown mode                                     | $V_{DD} = 5 V$ , SCLK Off                                           |                                                                |      | 0.5                |      | μA   |
|                  |                                                   | V <sub>DD</sub> = 5 V, SCLK On                                      |                                                                |      | 60                 |      | μA   |
|                  |                                                   | $V_{DD} = 5 V,$                                                     | $T_A = 25^{\circ}C$                                            |      | 10                 |      | mW   |
|                  | Power consumption,                                | f <sub>SAMPLE</sub> = 1 MSPS                                        | $-40^{\circ}C \le T_A \le 85^{\circ}C$                         |      |                    | 17.5 |      |
| P <sub>D</sub>   | normal mode (operational)                         | $V_{DD} = 3 V,$                                                     | $T_A = 25^{\circ}C$                                            |      | 2                  |      | mW   |
| 2                |                                                   | f <sub>SAMPLE</sub> = 1 MSPS                                        | $-40^{\circ}C \le T_A \le 85^{\circ}C$                         |      |                    | 4.8  |      |
|                  | Power consumption,                                | $V_{DD} = 5 V, SCLK Off$                                            |                                                                |      | 2.5                |      | μW   |
|                  | shutdown mode                                     | V <sub>DD</sub> = 3 V, SCLK Off                                     |                                                                |      | 1.5                |      | μW   |
|                  | G INPUT CHARACTERISTICS                           |                                                                     |                                                                |      |                    |      |      |
| V <sub>IN</sub>  | Input range                                       | 1000 AT 10700                                                       |                                                                | C    | to V <sub>DD</sub> |      | V    |
|                  | DC leakage current                                | –40°C ≤ T <sub>A</sub> ≤ 85°C                                       |                                                                |      |                    | ±1   | μA   |
| C <sub>INA</sub> | Analog input capacitance                          |                                                                     |                                                                |      | 30                 |      | pF   |

(1) Data sheet minimum and maximum specification limits are ensured by design, test, or statistical analysis.

SNAS192G - APRIL 2003 - REVISED MAY 2016

www.ti.com

STRUMENTS

ÈXAS

## **Electrical Characteristics – ADCS7476 (continued)**

| $T_A = 25^{\circ}C$ , $V_{DD} = 2.7$ V to 5.25 V, $f_{SCLK} = 20$ MHz, and $f_{SAMPLE} = 1$ MSPS (unless other | wise noted) <sup>(1)</sup> |
|----------------------------------------------------------------------------------------------------------------|----------------------------|
|----------------------------------------------------------------------------------------------------------------|----------------------------|

|                   | PARAMETER                      | TEST CONDITIONS                                                                     |                                         | MIN                   | TYP         | MAX | UNIT |
|-------------------|--------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------|-----------------------|-------------|-----|------|
| V <sub>IH</sub>   | Input high voltage             | $-40^{\circ}C \le T_A \le 85^{\circ}C$                                              |                                         | 2.4                   |             |     | V    |
| V                 |                                | $V_{DD} = 5 \text{ V}, -40^{\circ}\text{C} \le \text{T}_{A} \le 85^{\circ}\text{C}$ |                                         |                       |             | 0.8 | V    |
| V <sub>IL</sub>   | Input low voltage              | $V_{DD} = 3 \text{ V}, -40^{\circ}\text{C} \le \text{T}_{A} \le$                    | 85°C                                    |                       |             | 0.4 | V    |
|                   | land to summark                |                                                                                     | $T_A = 25^{\circ}C$                     |                       | ±10         |     | nA   |
| I <sub>IN</sub>   | Input current                  | $V_{IN} = 0 V \text{ or } V_{DD}$                                                   | $-40^{\circ}$ C ≤ T <sub>A</sub> ≤ 85°C |                       |             | ±1  | μA   |
| ~                 |                                | T <sub>A</sub> = 25°C                                                               |                                         |                       | 2           |     | - 5  |
| C <sub>IND</sub>  | Digital input capacitance      | $-40^{\circ}C \le T_A \le 85^{\circ}C$                                              |                                         |                       |             | 4   | pF   |
| DIGITA            | L OUTPUT CHARACTERISTICS       |                                                                                     |                                         |                       |             |     |      |
| V <sub>OH</sub>   | Output high voltage            | $I_{SOURCE} = 200 \ \mu A, V_{DD} = -40^{\circ}C \le T_A \le 85^{\circ}C$           | 2.7 V to 5.25 V,                        | V <sub>DD</sub> - 0.2 |             |     | V    |
| V <sub>OL</sub>   | Output low voltage             | I <sub>SINK</sub> = 200 µA, −40°C ≤                                                 | T <sub>A</sub> ≤ 85°C                   |                       |             | 0.4 | V    |
| I <sub>OL</sub>   | TRI-STATE leakage current      | $-40^{\circ}C \le T_A \le 85^{\circ}C$                                              |                                         |                       |             | ±10 | μA   |
| <u>^</u>          |                                | T <sub>A</sub> = 25°C                                                               |                                         |                       | 2           |     | - 5  |
| C <sub>OUT</sub>  | TRI-STATE output capacitance   | $-40^{\circ}C \le T_A \le 85^{\circ}C$                                              |                                         |                       | 4           |     | pF   |
|                   | Output coding                  |                                                                                     |                                         | Straight (na          | atural) bin | ary |      |
| AC ELI            | ECTRICAL CHARACTERISTICS       |                                                                                     |                                         |                       |             |     |      |
| f <sub>SCLK</sub> | Clock frequency                | –40°C ≤ T <sub>A</sub> ≤ 125°C                                                      |                                         |                       |             | 20  | MHz  |
| DC                | SCLK duty cycle                | –40°C ≤ T <sub>A</sub> ≤ 85°C                                                       |                                         | 40%                   |             | 60% |      |
| t <sub>TH</sub>   | Track or hold acquisition time | –40°C ≤ T <sub>A</sub> ≤ 85°C                                                       |                                         |                       |             | 400 | ns   |
| f <sub>RATE</sub> | Throughput rate                | $-40^{\circ}C \le T_A \le 85^{\circ}C$                                              |                                         |                       |             | 1   | MSPS |
| t <sub>AD</sub>   | Aperture delay                 |                                                                                     |                                         |                       | 3           |     | ns   |
| t <sub>AJ</sub>   | Aperture jitter                |                                                                                     |                                         |                       | 30          |     | ps   |

# 6.6 Electrical Characteristics – ADCS7477

 $T_A = 25^{\circ}C$ ,  $V_{DD} = 2.7$  V to 5.25 V,  $f_{SCLK} = 20$  MHz, and  $f_{SAMPLE} = 1$  MSPS (unless otherwise noted)<sup>(1)</sup>

|                  | PARAMETER                             | TEST                                                                                         | CONDITIONS                    | MIN  | TYP  | MAX  | UNIT |
|------------------|---------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------|------|------|------|------|
| STATIC           | CONVERTER CHARACTERISTICS             |                                                                                              |                               |      |      |      |      |
|                  | Resolution with no missing codes      | $-40^{\circ}C \le T_A \le 85^{\circ}C$                                                       |                               |      |      | 10   | Bits |
| INII             | Integral non linearity                | $T_A = 25^{\circ}C$                                                                          | T <sub>A</sub> = 25°C         |      | ±0.2 |      |      |
| INL              | Integral non-linearity                | $-40^{\circ}C \le T_A \le 85^{\circ}C$                                                       |                               |      | ±0.7 | LSB  |      |
|                  |                                       | T <sub>A</sub> = 25°C                                                                        |                               | -0.2 |      | 0.3  | LSB  |
| DNL              | Differential non-linearity            | T–40°C ≤ $T_A$ ≤ 85°C                                                                        | ±0.7                          |      |      | ±0.7 | LSB  |
| V                | Offect error                          | $T_A = 25^{\circ}C$                                                                          |                               |      | ±0.1 |      | LSB  |
| V <sub>OFF</sub> | Offset error                          | $-40^{\circ}C \le T_A \le 85^{\circ}C$                                                       |                               |      |      | ±0.7 | LOD  |
|                  |                                       | $T_A = 25^{\circ}C$                                                                          |                               |      | ±0.2 |      | LSB  |
| GE               | Gain error                            | $-40^{\circ}C \le T_{A} \le 85^{\circ}C$                                                     |                               |      |      | ±1   | LSB  |
| DYNAM            | IC CONVERTER CHARACTERISTIC           | S                                                                                            |                               |      |      |      |      |
|                  |                                       | £ 400 kHz                                                                                    | T <sub>A</sub> = 25°C         |      | 61.7 |      |      |
| SINAD            | Signal-to-noise plus distortion ratio | $f_{\rm IN} = 100 \text{ kHz}$<br>$-40^{\circ}\text{C} \le T_{\rm A} \le 85^{\circ}\text{C}$ |                               | 61   |      |      | dBFS |
| SNR              | Signal-to-noise ratio                 | f <sub>IN</sub> = 100 kHz                                                                    |                               |      | 62   |      | dB   |
|                  | Total barrancia distantian            | £ 400 kHz                                                                                    | $T_A = 25^{\circ}C$           |      | -77  |      |      |
| THD              | Total harmonic distortion             | f <sub>IN</sub> = 100 kHz                                                                    | –40°C ≤ T <sub>A</sub> ≤ 85°C |      |      | -73  | dB   |
|                  |                                       | 6 400 111-                                                                                   | T <sub>A</sub> = 25°C         |      | 78   |      |      |
| SFDR             | Spurious-free dynamic range           | f <sub>IN</sub> = 100 kHz                                                                    | –40°C ≤ T <sub>A</sub> ≤ 85°C | 74   |      |      | dB   |

(1) Data sheet minimum and maximum specification limits are ensured by design, test, or statistical analysis.

Copyright © 2003–2016, Texas Instruments Incorporated



# **Electrical Characteristics – ADCS7477 (continued)**

| $I_A = 25^{\circ}$ C, $V_{DD} = 2.7 V$ to 5.25 V, $I_{SCLK} = 20$ MHz, and $I_{SAMPLF} = 1$ MSPS (unless otherwise noted) | $V_{DD}$ = 2.7 V to 5.25 V, $f_{SCLK}$ = 20 MHz, and $f_{SAMPLE}$ = 1 MSPS (unless other | wise noted) <sup>(1)</sup> |
|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------|
|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------|

|                   | PARAMETER                                       | TEST CON                                                                  | DITIONS                                                        | MIN                   | ΓΥΡ ΜΑΧ             | UNIT |
|-------------------|-------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------|---------------------|------|
| IMD               | Intermodulation distortion, second order terms  | f <sub>a</sub> = 103.5 kHz, f <sub>b</sub> = 113.5                        | 5 kHz                                                          |                       | -78                 | dB   |
|                   | Intermodulation distortion, third order terms   | f <sub>a</sub> = 103.5 kHz, f <sub>b</sub> = 113.5                        | 5 kHz                                                          |                       | -78                 | dB   |
| FPBW              | -3-dB full power bandwidth                      | 5-V supply                                                                |                                                                |                       | 11                  | MHz  |
|                   |                                                 | 3-V supply                                                                |                                                                |                       | 8                   | MHz  |
| POWE              | R SUPPLY CHARACTERISTICS                        |                                                                           |                                                                |                       |                     |      |
|                   | Normal mode (static)                            | $V_{DD} = 4.75 \text{ V to } 5.25 \text{ V}, \text{ S}$                   |                                                                |                       | 2                   | mA   |
|                   |                                                 | V <sub>DD</sub> = 2.7 V to 3.6 V, SCI                                     | LK On or Off                                                   |                       | 1                   | mA   |
|                   |                                                 | $V_{DD} = 4.75 V \text{ to } 5.25 V,$<br>$f_{SAMPLE} = 1 \text{ MSPS}$    | $T_{A} = 25^{\circ}C$ $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ |                       | 2 3.5               | mA   |
| I <sub>DD</sub>   | Normal mode (operational)                       | $V_{DD}$ = 2.7 V to 3.6 V,<br>f <sub>SAMPLE</sub> = 1 MSPS                | $T_{A} = 25^{\circ}C$ $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ |                       | 0.6                 | mA   |
|                   |                                                 | V <sub>DD</sub> = 5 V, SCLK Off                                           | 10 0 - 1 <sub>A</sub> - 00 0                                   |                       | 0.5                 |      |
|                   | Shutdown mode                                   | $V_{DD} = 5 V$ , SCLK On                                                  |                                                                |                       | 60                  | μA   |
|                   |                                                 |                                                                           | T <sub>A</sub> = 25°C                                          |                       | 10                  |      |
|                   | Power consumption                               | V <sub>DD</sub> = 5 V,<br>f <sub>SAMPLE</sub> = 1 MSPS                    | $-40^{\circ}C \le T_A \le 85^{\circ}C$                         |                       | 17.5                | mW   |
|                   | Power consumption,<br>normal mode (operational) | $V_{DD} = 3 V,$                                                           | $T_A = 25^{\circ}C$                                            |                       | 2                   |      |
| PD                |                                                 | f <sub>SAMPLE</sub> = 1 MSPS                                              | $-40^{\circ}C \le T_A \le 85^{\circ}C$                         |                       | 4.8                 | mW   |
|                   | Power consumption,                              | V <sub>DD</sub> = 5 V, SCLK Off                                           | 10 0 - 14 - 00 0                                               |                       | 2.5                 |      |
|                   | shutdown mode                                   | $V_{DD} = 3 V$ , SCLK Off                                                 |                                                                |                       | 1.5                 | μW   |
| ANALC             | DG INPUT CHARACTERISTICS                        |                                                                           |                                                                |                       |                     |      |
| V <sub>IN</sub>   | Input range                                     |                                                                           |                                                                | 0 to                  | Vod                 | V    |
| IDCL              | DC leakage current                              | $T_A = -40^{\circ}C$ to $85^{\circ}C$                                     |                                                                |                       | ±1                  | μA   |
| CINA              | Analog input capacitance                        |                                                                           |                                                                |                       | 30                  | pF   |
|                   | L INPUT CHARACTERISTICS                         |                                                                           |                                                                |                       |                     |      |
| VIH               | Input high voltage                              | $T_A = -40^{\circ}C$ to $85^{\circ}C$                                     |                                                                | 2.4                   |                     | V    |
|                   |                                                 | $V_{DD} = 5 \text{ V}, -40^{\circ}\text{C} \le \text{T}_{A} \le$          | 85°C                                                           |                       | 0.8                 | V    |
| VIL               | Input low voltage                               | $V_{DD} = 3 \text{ V}, -40^{\circ}\text{C} \le \text{T}_{A} \le$          |                                                                |                       | 0.4                 | · V  |
|                   |                                                 |                                                                           | $T_A = 25^{\circ}C$                                            |                       | ±10                 | nA   |
| I <sub>IN</sub>   | Input current                                   | $V_{IN} = 0 V \text{ or } V_{DD}$                                         | $-40^{\circ}C \le T_A \le 85^{\circ}C$                         |                       | ±1                  | μA   |
|                   |                                                 | $T_A = 25^{\circ}C$                                                       |                                                                |                       | 2                   |      |
| C <sub>IND</sub>  | Digital input capacitance                       | $-40^{\circ}C \le T_A \le 85^{\circ}C$                                    |                                                                |                       | 4                   | pF   |
| DIGITA            | L OUTPUT CHARACTERISTICS                        |                                                                           |                                                                |                       |                     |      |
| V <sub>OH</sub>   | Output high voltage                             | $I_{SOURCE} = 200 \ \mu A, V_{DD} = -40^{\circ}C \le T_A \le 85^{\circ}C$ | 2.7 V to 5.25 V,                                               | V <sub>DD</sub> - 0.2 |                     | V    |
| V <sub>OL</sub>   | Output low voltage                              | I <sub>SINK</sub> = 200 μA, −40°C ≤ 1                                     | Γ <sub>A</sub> ≤ 85°C                                          |                       | 0.4                 | · V  |
| I <sub>OL</sub>   | TRI-STATE leakage current                       | $-40^{\circ}C \le T_A \le 85^{\circ}C$                                    |                                                                |                       | ±10                 | μA   |
|                   |                                                 | T <sub>A</sub> = 25°C                                                     |                                                                |                       | 2                   |      |
| C <sub>OUT</sub>  | TRI-STATE output capacitance                    | $-40^{\circ}C \le T_A \le 85^{\circ}C$                                    |                                                                | Cturaiatht (          | 4<br>A sturely bird |      |
|                   |                                                 |                                                                           |                                                                | Straight (            | natural) bina       | иу   |
|                   | ECTRICAL CHARACTERISTICS                        | 10°C < T. < 95°C                                                          |                                                                |                       | 20                  |      |
| t <sub>SCLK</sub> | Clock frequency                                 | $-40^{\circ}C \le T_A \le 85^{\circ}C$                                    |                                                                | 40%                   | 60%                 |      |
|                   | SCLK duty cycle                                 | $-40^{\circ}C \le T_A \le 85^{\circ}C$                                    |                                                                | 40%                   |                     |      |
| t <sub>TH</sub>   | Track or hold acquisition time                  | $-40^{\circ}C \le T_A \le 85^{\circ}C$                                    |                                                                |                       | 400                 |      |
| f <sub>RATE</sub> | Throughput rate                                 | –40°C ≤ T <sub>A</sub> ≤ 85°C                                             |                                                                |                       | 2                   |      |
| t <sub>AD</sub>   | Aperture delay                                  |                                                                           |                                                                |                       | 3                   | ns   |

Copyright © 2003–2016, Texas Instruments Incorporated

Submit Documentation Feedback 7

### ADCS7476, ADCS7477, ADCS7478

SNAS192G - APRIL 2003 - REVISED MAY 2016

www.ti.com

**TRUMENTS** 

XAS

# Electrical Characteristics – ADCS7477 (continued)

 $T_A = 25^{\circ}C$ ,  $V_{DD} = 2.7$  V to 5.25 V,  $f_{SCLK} = 20$  MHz, and  $f_{SAMPLE} = 1$  MSPS (unless otherwise noted)<sup>(1)</sup>

| PARAMETE                        | R | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------------------|---|-----------------|-----|-----|-----|------|
| t <sub>AJ</sub> Aperture jitter |   |                 |     | 30  |     | ps   |

### 6.7 Electrical Characteristics – ADCS7478

 $T_A = 25^{\circ}$ C,  $V_{DD} = 2.7$  V to 5.25 V,  $f_{SCLK} = 20$  MHz, and  $f_{SAMPLE} = 1$  MSPS (unless otherwise noted)<sup>(1)</sup>

|                  | PARAMETER                                      | TEST CON                                           | IDITIONS                               | MIN TYP MAX |       | UNIT |       |  |
|------------------|------------------------------------------------|----------------------------------------------------|----------------------------------------|-------------|-------|------|-------|--|
| STATIC           | CONVERTER CHARACTERISTICS                      |                                                    | ·                                      |             |       |      |       |  |
|                  | Resolution with no missing codes               | –40°C ≤ T <sub>A</sub> ≤ 85°C                      |                                        |             |       | 8    | Bits  |  |
|                  |                                                | $T_A = 25^{\circ}C$                                |                                        |             | ±0.05 |      |       |  |
| INL              | Integral non-linearity                         | –40°C ≤ T <sub>A</sub> ≤ 85°C                      |                                        |             |       | ±0.3 | LSB   |  |
|                  |                                                | $T_A = 25^{\circ}C$                                |                                        |             | ±0.07 |      |       |  |
| DNL              | Differential non-linearity                     | $-40^{\circ}C \le T_A \le 85^{\circ}C$             |                                        |             |       | ±0.3 | LSB   |  |
|                  |                                                | $T_A = 25^{\circ}C$                                |                                        |             | ±0.03 |      |       |  |
| V <sub>OFF</sub> | Offset error                                   | –40°C ≤ T <sub>A</sub> ≤ 85°C                      |                                        |             |       | ±0.3 | LSB   |  |
|                  |                                                | $T_A = 25^{\circ}C$                                |                                        |             | ±0.08 |      |       |  |
| GE               | Gain error                                     | –40°C ≤ T <sub>A</sub> ≤ 85°C                      |                                        |             | ±0.4  | LSB  |       |  |
|                  |                                                | $T_A = 25^{\circ}C$                                |                                        |             | ±0.07 |      |       |  |
|                  | Total unadjusted error                         | –40°C ≤ T <sub>A</sub> ≤ 85°C                      |                                        |             |       | ±0.3 | LSB   |  |
| DYNAM            | IC CONVERTER CHARACTERISTIC                    |                                                    |                                        |             |       |      |       |  |
|                  |                                                |                                                    | T <sub>A</sub> = 25°C                  |             | 49.7  |      |       |  |
| SINAD            | Signal-to-noise plus distortion ratio          | f <sub>IN</sub> = 100 kHz                          | –40°C ≤ T <sub>A</sub> ≤ 85°C          | 49          |       |      | dB    |  |
| SNR              | Signal-to-noise ratio                          | f <sub>IN</sub> = 100 kHz                          | , , , , , , , , , , , , , , , , , , ,  | 49.7        |       |      | dB    |  |
|                  |                                                |                                                    | T <sub>A</sub> = 25°C                  |             | -77   |      |       |  |
| THD To           | Total harmonic distortion                      | f <sub>IN</sub> = 100 kHz                          | _40°C ≤ T <sub>A</sub> ≤ 85°C          |             |       | -65  | dB    |  |
|                  |                                                |                                                    | $T_A = 25^{\circ}C$                    |             | 69    |      |       |  |
| SFDR             | Spurious-free dynamic range                    | f <sub>IN</sub> = 100 kHz                          | $-40^{\circ}C \le T_A \le 85^{\circ}C$ | 65          |       |      | dB    |  |
|                  | Intermodulation distortion, second order terms | f <sub>a</sub> = 103.5 kHz, f <sub>b</sub> = 113.5 | kHz                                    |             | -68   |      | dB    |  |
| IMD              | Intermodulation distortion, third order terms  | f <sub>a</sub> = 103.5 kHz, f <sub>b</sub> = 113.5 | kHz                                    |             | -68   |      | dB    |  |
|                  |                                                | 5-V supply                                         |                                        |             |       |      | MHz   |  |
| FPBW             | –3-dB full power bandwidth                     | 3-V supply                                         |                                        |             | 8     |      | MHz   |  |
| POWER            | SUPPLY CHARACTERISTICS                         |                                                    |                                        |             |       |      |       |  |
|                  |                                                | V <sub>DD</sub> = 4.75 V to 5.25 V, S              | CLK On or Off                          |             | 2     |      | mA    |  |
|                  | Normal mode (static)                           | V <sub>DD</sub> = 2.7 V to 3.6 V, SCI              | _K On or Off                           |             | 1     |      | mA    |  |
|                  |                                                | V <sub>DD</sub> = 4.75 V to 5.25 V,                | $T_A = 25^{\circ}C$                    |             | 2     |      |       |  |
|                  |                                                | f <sub>SAMPLE</sub> = 1 MSPS                       | $-40^{\circ}C \le T_A \le 85^{\circ}C$ |             |       | 3.5  | mA    |  |
| DD               | Normal mode (operational)                      | V <sub>DD</sub> = 2.7 V to 3.6 V,                  | $T_A = 25^{\circ}C$                    |             | 0.6   |      |       |  |
|                  |                                                | $f_{SAMPLE} = 1 MSPS$                              | $-40^{\circ}C \le T_A \le 85^{\circ}C$ |             |       | 1.6  | .6 mA |  |
|                  |                                                | V <sub>DD</sub> = 5 V, SCLK Off                    |                                        |             | 0.5   |      |       |  |
|                  | Shutdown mode                                  | V <sub>DD</sub> = 5 V, SCLK On                     |                                        |             | 60    |      | μA    |  |

(1) Data sheet min/max specification limits are ensured by design, test, or statistical analysis.



### **Electrical Characteristics – ADCS7478 (continued)**

| $T_A = 25^{\circ}C$ , $V_{DD} = 2.7$ V to 5.25 V, $f_{SCLK} = 20$ MHz | and $f_{\text{SAMPLE}} = 1 \text{ MSPS}$ | (unless otherwise noted) <sup>(1)</sup> |
|-----------------------------------------------------------------------|------------------------------------------|-----------------------------------------|
|-----------------------------------------------------------------------|------------------------------------------|-----------------------------------------|

|                   | PARAMETER                      | TEST C                                                        | ONDITIONS                              | MIN                   | TYP                  | MAX  | UNIT |
|-------------------|--------------------------------|---------------------------------------------------------------|----------------------------------------|-----------------------|----------------------|------|------|
|                   |                                | $V_{DD} = 5 V_{.}$                                            | T <sub>A</sub> = 25°C                  |                       | 10                   |      |      |
|                   | Power consumption,             | f <sub>SAMPLE</sub> = 1 MSPS                                  | $-40^{\circ}C \le T_A \le 85^{\circ}C$ |                       |                      | 17.5 | mW   |
| -                 | normal mode (operational)      | V <sub>DD</sub> = 3 V,                                        | T <sub>A</sub> = 25°C                  |                       | 2                    |      |      |
| P <sub>D</sub>    |                                | f <sub>SAMPLE</sub> = 1 MSPS                                  | $-40^{\circ}C \le T_A \le 85^{\circ}C$ |                       |                      | 4.8  | mW   |
|                   | Power consumption,             | V <sub>DD</sub> = 5 V, SCLK Off                               | 1                                      |                       | 2.5                  |      |      |
|                   | shutdown mode                  | V <sub>DD</sub> = 3 V, SCLK Off                               |                                        |                       | 1.5                  |      | μW   |
| ANALC             | OG INPUT CHARACTERISTICS       |                                                               |                                        |                       |                      |      |      |
| V <sub>IN</sub>   | Input range                    |                                                               |                                        | 0                     | ) to V <sub>DD</sub> |      | V    |
| I <sub>DCL</sub>  | DC leakage current             | $-40^{\circ}C \le T_A \le 85^{\circ}C$                        |                                        |                       |                      | ±1   | μA   |
| C <sub>INA</sub>  | Analog input capacitance       |                                                               |                                        |                       | 30                   |      | pF   |
| DIGITA            | L INPUT CHARACTERISTICS        |                                                               |                                        |                       |                      |      |      |
| VIH               | Input high voltage             | $-40^{\circ}C \le T_A \le 85^{\circ}C$                        |                                        | 2.4                   |                      |      | V    |
| V                 | Input low voltogo              | $V_{DD} = 5 \text{ V}, -40^{\circ}\text{C} \leq T_{A}$        | √ ≤ 85°C                               |                       |                      | 0.8  | V    |
| V <sub>IL</sub>   | Input low voltage              | $V_{DD} = 3 \text{ V}, -40^{\circ}\text{C} \leq T_{A}$        | √ ≤ 85°C                               |                       |                      | 0.4  | V    |
| L.                | Digital input ourrant          | $V_{IN} = 0 V \text{ or } V_{DD}$                             | $T_A = 25^{\circ}C$                    |                       | ±10                  |      | nA   |
| I <sub>IN</sub>   | Digital input current          | $v_{\rm IN} = 0$ v or $v_{\rm DD}$                            | $-40^{\circ}C \le T_A \le 85^{\circ}C$ |                       |                      | ±1   | μA   |
| <u> </u>          |                                | $T_A = 25^{\circ}C$                                           |                                        |                       | 2                    |      | 2    |
| C <sub>IND</sub>  | Input capacitance              | $-40^{\circ}C \le T_A \le 85^{\circ}C$                        |                                        |                       |                      | 4    | р    |
| DIGITA            | L OUTPUT CHARACTERISTICS       |                                                               |                                        |                       |                      |      |      |
| V <sub>OH</sub>   | Output high voltage            | $I_{SOURCE} = 200 \ \mu A, V_{DI}$<br>-40°C ≤ $T_A \le 85$ °C | <sub>D</sub> = 2.7 V to 5.25 V,        | V <sub>DD</sub> - 0.2 |                      |      | V    |
| V <sub>OL</sub>   | Output low voltage             | I <sub>SINK</sub> = 200 μA, -40°C                             | ≤ T <sub>A</sub> ≤ 85°C                |                       |                      | 0.4  | V    |
| I <sub>OL</sub>   | TRI-STATE leakage current      | –40°C ≤ T <sub>A</sub> ≤ 85°C                                 |                                        |                       |                      | ±10  | μA   |
| C <sub>OUT</sub>  | TRI-STATE output capacitance   |                                                               |                                        |                       | 2                    | 4    | pF   |
|                   | Output coding                  |                                                               |                                        | Straight (na          | atural) bin          | ary  |      |
| AC ELI            | ECTRICAL CHARACTERISTICS       |                                                               |                                        |                       |                      |      |      |
| f <sub>SCLK</sub> | Clock frequency                | $-40^{\circ}C \le T_A \le 85^{\circ}C$                        |                                        |                       |                      | 20   | MHz  |
| DC                | SCLK duty cycle                | $-40^{\circ}C \le T_A \le 85^{\circ}C$                        |                                        | 40%                   |                      | 60%  |      |
| t <sub>TH</sub>   | Track or hold acquisition time | $-40^{\circ}C \le T_A \le 85^{\circ}C$                        |                                        |                       |                      | 400  | ns   |
| f <sub>RATE</sub> | Throughput rate                | $-40^{\circ}C \le T_A \le 85^{\circ}C$ (see                   | e Application Information)             | 1                     |                      |      | MSPS |
| t <sub>AD</sub>   | Aperture delay                 |                                                               |                                        |                       | 3                    |      | ns   |
| t <sub>AJ</sub>   | Aperture jitter                |                                                               |                                        |                       | 30                   |      | ps   |

### 6.8 Timing Requirements

-40°C ≤  $T_A$  ≤ 85°C,  $V_{DD}$  = 2.7 V to 5.25 V, and  $f_{SCLK}$  = 20 MHz (unless otherwise noted)<sup>(1)</sup>

|                      | PARAMETER                                                                | CONDITIONS          | MIN | TYP                    | MAX | UNIT |
|----------------------|--------------------------------------------------------------------------|---------------------|-----|------------------------|-----|------|
| t <sub>CONVERT</sub> |                                                                          | $T_A = 25^{\circ}C$ |     | 16 × t <sub>SCLK</sub> |     |      |
| t <sub>QUIET</sub>   | Quiet time <sup>(2)</sup>                                                |                     | 50  |                        |     | ns   |
| t <sub>1</sub>       | Minimum $\overline{CS}$ pulse width                                      |                     | 10  |                        |     | ns   |
| t <sub>2</sub>       | CS to SCLK setup time                                                    |                     | 10  |                        |     | ns   |
| t <sub>3</sub>       | Delay from $\overline{CS}$ until SDATA TRI-STATE disabled <sup>(3)</sup> |                     |     |                        | 20  | ns   |

(1) All input signals are specified as  $t_r = t_f = 5$  ns (10% to 90% V<sub>DD</sub>) and timed from 1.6 V.

(2) Minimum quiet time required between bus relinquish and start of next conversion.

(3) Measured with the load circuit (Figure 1), and defined as the time taken by the output to cross 1 V.

Copyright © 2003–2016, Texas Instruments Incorporated

ISTRUMENTS

XAS

#### **Timing Requirements (continued)**

| $-40^{\circ}C \le T_A \le 85^{\circ}C$ , $V_{DD} = 2.7$ V to 5.25 V, and $f_{SCLK} = 20$ MHz (unless otherwise noted) <sup>(1)</sup> | $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C, V_{DD}$ | = 2.7 V to 5.25 V, and fscu | c = 20 MHz (unless | otherwise noted) <sup>(1)</sup> |
|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------------------------|--------------------|---------------------------------|
|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------------------------|--------------------|---------------------------------|

|                       | PARAMETER                                               | CONDITIONS                         | MIN                                | TYP | MAX | UNIT |    |
|-----------------------|---------------------------------------------------------|------------------------------------|------------------------------------|-----|-----|------|----|
|                       | Deta access time offer SCLK folling adre <sup>(4)</sup> | $V_{DD}$ = 2.7 V to 3.6 V          |                                    |     | 40  | ns   |    |
| t <sub>4</sub>        | Data access time after SCLK falling edge <sup>(4)</sup> | V <sub>DD</sub> = 4.75 V to 5.25 V |                                    |     | 20  | ns   |    |
| t <sub>5</sub>        | SCLK low pulse width                                    |                                    | 0.4 × t <sub>SCLK</sub>            |     |     | ns   |    |
| t <sub>6</sub>        | SCLK high pulse width                                   |                                    | 0.4 × t <sub>SCLK</sub>            |     |     | ns   |    |
|                       | SCLK to data valid hold time                            | $V_{DD}$ = 2.7 V to 3.6 V          | 7                                  |     |     | ns   |    |
| t <sub>7</sub>        | SCLK to data valid hold time                            | V <sub>DD</sub> = 4.75 V to 5.25 V | 5                                  |     |     | ns   |    |
| +                     | SCLK falling edge to SDATA high                         | $V_{DD}$ = 2.7 V to 3.6 V          | 6                                  |     | 25  | ns   |    |
| τ <sub>8</sub>        | τ <sub>8</sub>                                          | impedance <sup>(5)</sup>           | V <sub>DD</sub> = 4.75 V to 5.25 V | 5   |     | 25   | ns |
| t <sub>POWER-UP</sub> | Power-up time from full power down                      | $T_A = 25^{\circ}C$                |                                    | 1   |     | μs   |    |

(4) Measured with the load circuit (Figure 1), and defined as the time taken by the output to cross 1 V or 2 V.

(5)  $t_8$  is derived from the time taken by the outputs to change by 0.5 V with the loading circuit (Figure 1). The measured number is then adjusted to remove the effects of charging or discharging the 25-pF capacitor. This means  $t_8$  is the true bus relinquish time, independent of the bus loading.



Figure 1. Timing Test Circuit











Figure 4. ADCS7478 Serial Interface Timing Diagram

#### ADCS7476, ADCS7477, ADCS7478

SNAS192G - APRIL 2003-REVISED MAY 2016

www.ti.com

STRUMENTS

XAS

### 6.9 Typical Characteristics

 $T_A = 25^{\circ}C$ ,  $V_{DD} = 3 \text{ V}$ ,  $f_{SAMPLE} = 1 \text{ MSPS}$ ,  $f_{SCLK} = 20 \text{ MHz}$ , and  $f_{IN} = 100 \text{ kHz}$  (unless otherwise noted)





### **Typical Characteristics (continued)**



 $T_A = 25^{\circ}C$ ,  $V_{DD} = 3 \text{ V}$ ,  $f_{SAMPLE} = 1 \text{ MSPS}$ ,  $f_{SCLK} = 20 \text{ MHz}$ , and  $f_{IN} = 100 \text{ kHz}$  (unless otherwise noted)

#### ADCS7476, ADCS7477, ADCS7478

SNAS192G - APRIL 2003-REVISED MAY 2016

www.ti.com

### **Typical Characteristics (continued)**

 $T_A = 25^{\circ}C$ ,  $V_{DD} = 3 \text{ V}$ ,  $f_{SAMPLE} = 1 \text{ MSPS}$ ,  $f_{SCLK} = 20 \text{ MHz}$ , and  $f_{IN} = 100 \text{ kHz}$  (unless otherwise noted)



Copyright © 2003–2016, Texas Instruments Incorporated



#### **Typical Characteristics (continued)**



 $T_A = 25^{\circ}C$ ,  $V_{DD} = 3 \text{ V}$ ,  $f_{SAMPLE} = 1 \text{ MSPS}$ ,  $f_{SCLK} = 20 \text{ MHz}$ , and  $f_{IN} = 100 \text{ kHz}$  (unless otherwise noted)

# 7 Detailed Description

### 7.1 Overview

The ADCS747x devices are successive-approximation analog-to-digital converters designed around a chargeredistribution digital-to-analog converter. Simplified schematics of the ADCS747x in both track and hold operation are shown in Figure 25 and Figure 26. In Figure 26, the device is in track mode where the switch SW1 connects the sampling capacitor to the input, and SW2 balances the comparator inputs. The device is in this state until CS is brought low, at which point the device moves to hold mode.

# 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

# 7.3 Feature Description

Serial interface timing diagrams for the ADCS747x are shown in Figure 2, Figure 3, and Figure 4.  $\overline{CS}$  is chip select, which initiates conversions and frames the serial data transfers. SCLK (serial clock) controls both the conversion process and the timing of serial data. SDATA is the serial data out pin, where a conversion result is found.

Basic operation of the ADCS747x begins with  $\overline{CS}$  going low, which initiates a conversion process and data transfer. Subsequent rising and falling edges of SCLK will be labeled with reference to the falling edge of  $\overline{CS}$ ; for example, the third falling edge of SCLK shall refer to the third falling edge of SCLK after  $\overline{CS}$  goes low.

At the fall of  $\overline{CS}$ , the SDATA pin comes out of TRI-STATE, and the converter moves from track mode to hold mode. The input signal is sampled and held for conversion at the falling edge of  $\overline{CS}$ . The converter moves from hold mode to track mode on the 13th rising edge of SCLK (see Figure 2, Figure 3, or Figure 4). The SDATA pin is placed back into TRI-STATE after the 16th falling edge of SCLK, or at the rising edge of  $\overline{CS}$ , whichever occurs first. After a conversion is completed, the quiet time  $t_{QUIET}$  must be satisfied before bringing  $\overline{CS}$  low again to begin another conversion.

Sixteen SCLK cycles are required to read a complete sample from the ADCS747x. The sample bits (including any leading or trailing zeroes) are clocked out on falling edges of SCLK, and are intended to be clocked in by a receiver on subsequent falling edges of SCLK. ADCS747x produces four leading zeroes on SDATA, followed by twelve, ten, or eight data bits (the most significant first). After the data bits, the ADCS7477 clocks out two trailing zeros, and the ADCS7478 clocks out four trailing zeros. The ADCS7476 does not clock out any trailing zeros; the least significant data bit is valid on the 16th falling edge of SCLK.

Depending upon the application, the first edge on SCLK after  $\overline{CS}$  goes low may be either a falling edge or a rising edge. If the first SCLK edge after  $\overline{CS}$  goes low is a rising edge, all four leading zeroes are valid on the first four falling edges of SCLK. If instead the first SCLK edge after  $\overline{CS}$  goes low is a falling edge, the first leading zero may not be set up in time for a microprocessor or DSP to read it correctly. The remaining data bits are still clocked out on the falling edges of SCLK.



#### 7.4 Device Functional Modes

Figure 25 shows the device in hold mode where the switch SW1 connects the sampling capacitor to ground, maintaining the sampled voltage, and switch SW2 unbalances the comparator. The control logic then instructs the charge-redistribution DAC to add or subtract fixed amounts of charge from the sampling capacitor until the comparator is balanced. When the comparator is balanced, the digital word supplied to the DAC is the digital representation of the analog input voltage. The device moves from hold mode to track mode (Figure 26) on the 13th rising edge of SCLK.



Figure 25. ADCS747x in Hold Mode



Figure 26. ADCS747x in Track Mode

#### 7.4.1 Transfer Function

The output format of ADCS747x is straight binary. Code transitions occur midway between successive integer LSB values. The LSB widths for the ADCS7476 is  $V_{DD}$  / 4096; for the ADCS7477 the LSB width is  $V_{DD}$  / 1024; for the ADCS7478, the LSB width is  $V_{DD}$  / 256. The ideal transfer characteristic for the ADCS7476 and ADCS7477 is shown in Figure 27, while the ideal transfer characteristic for the ADCS7478 is shown in Figure 28.



#### **Device Functional Modes (continued)**



Figure 27. ADCS7476/77 Ideal Transfer Characteristic



Figure 28. ADCS7478 Ideal Transfer Characteristic

#### 7.4.2 Power-Up Timing

The ADCS747x typically requires 1  $\mu$ s to power up, either after first applying V<sub>DD</sub>, or after returning to normal mode from shutdown mode. This corresponds to one *dummy* conversion for any SCLK frequency within the specifications in this document. After this first dummy conversion, the ADCS747x performs conversions properly.

#### NOTE

The  $t_{\text{QUIET}}$  time must still be included between the first dummy conversion and the second valid conversion.



#### **Device Functional Modes (continued)**

#### 7.4.3 Modes of Operation

The ADCS747x has two possible modes of operation: <u>Normal Mode</u> and <u>Shutdown Mode</u>. ADCS747x enters normal mode (and a conversion process is begun) when  $\overline{CS}$  is pulled low. The device enters shutdown mode if  $\overline{CS}$  is pulled high before the tenth falling edge of SCLK after  $\overline{CS}$  is pulled low, or stays in normal mode if  $\overline{CS}$  remains low. Once in shutdown mode, the device stays there until  $\overline{CS}$  is brought low again. By varying the ratio of time spent in the normal and shutdown modes, a system may trade off throughput for power consumption.

#### 7.4.3.1 Normal Mode

The best possible throughput is obtained by leaving the ADCS747x in normal mode at all times, so there are no power-up delays. To keep the device in normal mode continuously, CS must be kept low until after the 10th falling edge of SCLK after the start of a conversion (remember that a conversion is initiated by bringing CS low).

If  $\overline{CS}$  is brought high after the 10th falling edge, but before the 16th falling edge, the device remains in normal mode, but the current conversion is aborted, and SDATA returns to TRI-STATE (truncating the output word).

Sixteen SCLK cycles are required to read all of a conversion word from the device. After sixteen SCLK cycles have elapsed, CS may be idled either high or low until the next conversion. If CS is idled low, it must be brought high again before the start of the next conversion, which begins when CS is again brought low.

After sixteen SCLK cycles, SDATA returns to TRI-STATE. Another conversion may be started, after t<sub>QUIET</sub> has elapsed, by bringing CS low again.

#### 7.4.3.2 Start-Up Mode

When the V<sub>DD</sub> supply is first applied, the ADCS747x may power up in either of the two modes: normal or shutdown. As such, one dummy conversion should be performed after start-up, exactly as described in *Power-Up Timing*. The part may then be placed into either normal mode or the shutdown mode, as described in *Normal Mode* and *Shutdown Mode*.

#### 7.4.3.3 Shutdown Mode

Shutdown mode is appropriate for applications that either do not sample continuously, or are willing to trade throughput for power consumption. When the ADCS747x is in shutdown mode, all of the analog circuitry is turned off.

To enter shutdown mode, a conversion must be interrupted by bringing  $\overline{CS}$  back high anytime between the second and tenth falling edges of SCLK, as shown in Figure 29. Once  $\overline{CS}$  has been brought high in this manner, the device enters shutdown mode; the current conversion is aborted and SDATA enters TRI-STATE. If  $\overline{CS}$  is brought high before the second falling edge of SCLK, the device does not change mode; this is to avoid accidentally changing mode as a result of noise on the  $\overline{CS}$  line.



Figure 29. Entering Shutdown Mode

# ADCS7476, ADCS7477, ADCS7478

SNAS192G - APRIL 2003 - REVISED MAY 2016

www.ti.com

### **Device Functional Modes (continued)**





To exit shutdown mode, bring  $\overline{CS}$  back low. Upon bringing  $\overline{CS}$  low, the ADCS747x begins powering up. Power up typically takes 1 µs. This microsecond of power-up delay results in the first conversion result being unusable. The second conversion performed after power-up, however, is valid, as shown in Figure 30.

If  $\overline{CS}$  is brought back high before the 10th falling edge of SCLK, the device returns to shutdown mode. This is done to avoid accidentally entering normal mode as a result of noise on the  $\overline{CS}$  line. To exit shutdown mode and remain in normal mode,  $\overline{CS}$  must be kept low until after the 10th falling edge of SCLK. The ADCS747x is fully powered up after 16 SCLK cycles.



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

A typical application of ADCS747x is shown in Figure 32. The combined analog and digital supplies are provided in this example by the TI LP2950 low-dropout voltage regulator, available in a variety of fixed and adjustable output voltages. The supply is bypassed with a capacitor network located close to the device. The three-wire interface is also shown connected to a microprocessor or DSP.

#### 8.1.1 Analog Inputs

An equivalent circuit for the ADCS747x input channel is shown in Figure 31. The diodes D1 and D2 provide ESD protection for the analog inputs. At no time should an analog input exceed  $V_{DD}$  + 300 mV or GND – 300 mV, as these ESD diodes begin conducting current into the substrate or supply line and affect ADC operation.

The capacitor C1 in Figure 31 typically has a value of 4 pF, and is mainly due to pin capacitance. The resistor R1 represents the ON resistance of the multiplexer and track or hold switch, and is typically 100  $\Omega$ . The capacitor C2 is the ADCS747x sampling capacitor, and is typically 26 pF.

The sampling nature of the analog input causes input current pulses that result in voltage spikes at the input. ADCS747x delivers best performance when driven by a low-impedance source to eliminate distortion caused by the charging of the sampling capacitance. In some applications where dynamic performance is critical, the input must be driven with a low output-impedance amplifier. In addition, when using ADCS747x to sample AC signals, a band-pass or low-pass filter reduces harmonics and noise and thus improve THD and SNR.



Figure 31. Equivalent Input Circuit

#### 8.1.2 Digital Inputs and Outputs

The ADCS747x digital inputs (SCLK and  $\overline{CS}$ ) are not limited by the same absolute maximum ratings as the analog inputs. The digital input pins are instead limited to 6.5 V with respect to GND, regardless of V<sub>DD</sub>, the supply voltage. This allows ADCS747x to be interfaced with a wide range of logic levels, independent of the supply voltage.

#### NOTE

Even though the digital inputs are tolerant of up to 6.5 V above GND, the digital outputs are only capable of driving  $V_{\text{DD}}$  out.

In addition, the digital input pins are not prone to latch-up; SCLK and  $\overline{CS}$  may be asserted before V<sub>DD</sub> without any risk.

Copyright © 2003–2016, Texas Instruments Incorporated



# 8.2 Typical Application

The ADCS747x are monolithic CMOS 12-, 10-, and 8-bit ADCs that use the supply voltage as a reference, enabling the devices to operate with a full-scale input range of 0 to  $V_{DD}$ . An example low-power application with the LMT87, which is a wide range ±0.3°C accurate temperature sensor, is shown in Figure 32.



Copyright © 2016, Texas Instruments Incorporated

Figure 32. Typical Application Circuit

#### 8.2.1 Design Requirements

A successful ADCS747x and LMT87 design is constrained by the following factors:

•  $V_{IN}$  range must be 0 V to  $V_{DD}$  where  $V_{DD}$  can range from 2.7 V to 5.25 V.

#### 8.2.2 Detailed Design Procedure

Designing for an accurate measurement requires careful attention to the timing requirements for the ADCS747x parts.

Because the ADC747x parts use the supply voltage as a reference, ensuring that the supply voltage is settled to its final level before exiting the shutdown mode and beginning a conversion is important. After the supply voltage has settled, the CS is brought to a low level (ideally 0 V) to start a conversion.

Ensuring that any noise on the power supply is less than ½ LSB in amplitude is also important. The supply voltage must be regarded as a precise voltage reference.

After the  $\overline{CS}$  has been brought low, the user must wait for one complete conversion cycle (approximately 1 µs) for meaningful data. The dummy conversion cycle is the start-up time of the ADCS747x. The ADCS747x digital output can then be correlated to the LMT87 output level to get an accurate temperature reading. At V<sub>DD</sub> = 3.3 V, 1 LSB of ADCS7476 is 0.805 mV.



#### **Typical Application (continued)**

#### 8.2.3 Application Curves



# 9 **Power Supply Recommendations**

There are three concerns relating to the power supply of these products: the effects of *Power Supply Noise* upon the conversion process, the *Digital Output Effect Upon Noise* upon the conversion process, and *Power Management* of the product.

#### 9.1 Power Supply Noise

Because the supply voltage of the ADCS747x is the reference voltage, any noise greater than 1/2 LSB in amplitude has some effect upon the converter noise performance. This effect is proportional to the input voltage level. The power supply must receive all the considerations of a reference voltage as far as stability and noise is concerned. Using the same supply voltage for these devices as is used for digital components leads to degraded noise performance.

#### 9.2 Digital Output Effect Upon Noise

The charging of any output load capacitance requires current from the digital supply,  $V_{DD}$ . The current pulses required from the supply to charge the output capacitance causes voltage variations at the ADC supply line. If these variations are large enough, they could degrade SNR and SINAD performance of the ADC. Similarly, discharging the output capacitance when the digital output goes from a logic high to a logic low dumps current into the die substrate, causing *ground bounce* noise in the substrate that degrades noise performance if that current is large enough. The larger the output capacitance, the more current flows through the device power supply line and die substrate and the greater is the noise coupled into the analog path.

The first solution to keeping digital noise out of the power supply is to decouple the supply from any other components or use a separate supply for the ADC. To keep noise out of the supply, keep the output load capacitance as small as practical. If the load capacitance is greater than 50 pF, use a  $100-\Omega$  series resistor at the ADC output, located as close to the ADC output pin as practical. This limits the charge and discharge current of the output capacitance and improve noise performance. Because the series resistor and the load capacitance form a low frequency pole, verify signal integrity when the series resistor is added.

#### 9.3 Power Management

When ADCS747x is operated continuously in normal mode, throughput up to 1 MSPS can be achieved. The user may trade throughput for power consumption by simply performing fewer conversions per unit time and putting the ADCS747x into shutdown mode between conversions. This method is not advantageous beyond 350-kSPS throughput.

Copyright © 2003–2016, Texas Instruments Incorporated

SNAS192G - APRIL 2003 - REVISED MAY 2016



#### **Power Management (continued)**

A plot of maximum power consumption versus throughput is shown in Figure 35. To calculate the power consumption for a given throughput, remember that each time the part exits shutdown mode and enters normal mode, one dummy conversion is required. Generally, the user puts the part into normal mode, execute one dummy conversion followed by one valid conversion, and then put the part back into shutdown mode. When this is done, the fraction of time spent in normal mode may be calculated by multiplying the throughput (in samples per second) by 2  $\mu$ s, the time taken to perform one dummy and one valid conversion. The power consumption can then be found by multiplying the fraction of time spent in normal mode power consumption figure. The power dissipated while the part is in shutdown mode is negligible.

For example, to calculate the power consumption at 300 kSPS with  $V_{DD} = 5$  V, begin by calculating the fraction of time spent in normal mode: 300,000 samples/second x 2 µs = 0.6, or 60%. The power consumption at 300 kSPS is then 60% of 17.5 mW (the maximum power consumption at  $V_{DD} = 5$  V) or 10.5 mW.



Figure 35. Maximum Power Consumption vs Throughput

# 10 Layout

#### **10.1 Layout Guidelines**

Capacitive coupling between noisy digital circuitry and sensitive analog circuitry can lead to poor performance. The solution is to keep the analog and digital circuitry separated from each other and the clock line as short as possible.

Digital circuits create substantial supply and ground current transients. This digital noise could have significant impact upon system noise performance. To avoid performance degradation of the ADCS747x due to supply noise, do not use the same supply for the ADCS747x that is used for digital logic.

Generally, analog and digital lines must cross each other at 90° to avoid crosstalk. However, to maximize accuracy in high resolution systems, avoid crossing analog and digital lines altogether. It is important to keep clock lines as short as possible and isolated from ALL other lines, including other digital lines. In addition, the clock line must also be treated as a transmission line and be properly terminated.

The analog input must be isolated from noisy signal lines to avoid coupling of spurious signals into the input. Any external component (that is, a filter capacitor) connected between the input pins and ground of the converter or to the reference input pin and ground must be connected to a very clean point in the ground plane.

TI recommends the use of a single, uniform ground plane and the use of split power planes. The power planes must be placed within the same board layer. All analog circuitry (input amplifiers, filters, reference components, and so on) must be placed over the analog power plane. All digital circuitry and I/O lines must be placed over the digital power plane. Furthermore, all components in the reference circuitry and the input signal chain that are connected to ground must be connected together with short traces and enter the analog ground plane at a single, quiet point.



# 10.2 Layout Example



Figure 36. Layout Example



# **11** Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Device Nomenclature

- **APERTURE DELAY** is the variation in aperture delay from sample to sample. Aperture jitter manifests itself as noise in the output.
- APERTURE JITTER (APERTURE UNCERTAINTY) is the variation in aperture delay from sample to sample. Aperture jitter manifests itself as noise in the output.
- **DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB.
- **DUTY CYCLE** is the ratio of the time that a repetitive digital waveform is high to the total time of one period. The specification here refers to the SCLK.
- EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS) is another method of specifying Signal-to-Noise and Distortion or SINAD. ENOB is defined as (SINAD - 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.
- **FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.
- **GAIN ERROR** is the deviation of the last code transition (111...110) to (111...111) from the ideal (V<sub>REF</sub> 1.5 LSB for ADCS7476 and ADCS7477, V<sub>REF</sub> 1 LSB for ADCS7478), after adjusting for offset error.
- **INTEGRAL NON-LINEARITY (INL)** is a measure of the deviation of each individual code from a line drawn from negative full scale (½ LSB below the first code transition) through positive full scale (½ LSB above the last code transition). The deviation of any given code from this straight line is measured from the center of that code value.
- **INTERMODULATION DISTORTION (IMD)** is the creation of additional spectral components as a result of two sinusoidal frequencies being applied to the ADC input at the same time. It is defined as the ratio of the power in the either the two second order or all four third order intermodulation products to the sum of the power in both of the original frequencies. IMD is usually expressed in dBFS.
- **MISSING CODES** are those output codes that never appear at the ADC outputs. ADCS747x is ensured not to have any missing codes.
- **OFFSET ERROR** is the deviation of the first code transition (000...000) to (000...001) from the ideal (that is, GND + 0.5 LSB for the ADCS7476 and ADCS7477, and GND + 1 LSB for the ADCS7478).
- SIGNAL TO NOISE RATIO (SNR) is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or DC.
- SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD) Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding DC.
- **SPURIOUS FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the rms values of the input signal and the peak spurious signal, where a spurious signal is any signal present in the output spectrum that is not present at the input.
- **TOTAL HARMONIC DISTORTION (THD)** is the ratio, expressed in dBc, of the rms total of the first five harmonic levels at the output to the level of the fundamental at the output. THD is calculated as:

HD = 20 x log 
$$\sqrt{\frac{f_2^2 + \ldots + f_6^2}{f_1^2}}$$

where

Т

- f<sub>1</sub> is the RMS power of the fundamental (output) frequency
- f<sub>2</sub> through f<sub>6</sub> are the RMS power in the first 5 harmonic frequencies

(1)



#### **Device Support (continued)**

**TOTAL UNADJUSTED ERROR** is the worst deviation found from the ideal transfer function. As such, it is a comprehensive specification which includes full scale error, linearity error, and offset error.

#### **11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

SPI, QSPI, MICROWIRE, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

# 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)                | (4)                           | (5)                        |              | (6)          |
| ADCS7476AIMF/NOPB     | Active | Production    | SOT-23 (DBV)   6 | 1000   SMALL T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | X01A         |
| ADCS7476AIMF/NOPB.A   | Active | Production    | SOT-23 (DBV)   6 | 1000   SMALL T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | X01A         |
| ADCS7476AIMFE/NOPB    | Active | Production    | SOT-23 (DBV)   6 | 250   SMALL T&R       | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | X01A         |
| ADCS7476AIMFE/NOPB.A  | Active | Production    | SOT-23 (DBV)   6 | 250   SMALL T&R       | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | X01A         |
| ADCS7476AIMFX/NOPB    | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | X01A         |
| ADCS7476AIMFX/NOPB.A  | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | X01A         |
| ADCS7477AIMF/NOPB     | Active | Production    | SOT-23 (DBV)   6 | 1000   SMALL T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X02A         |
| ADCS7477AIMF/NOPB.A   | Active | Production    | SOT-23 (DBV)   6 | 1000   SMALL T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X02A         |
| ADCS7477AIMFE/NOPB    | Active | Production    | SOT-23 (DBV)   6 | 250   SMALL T&R       | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X02A         |
| ADCS7477AIMFE/NOPB.A  | Active | Production    | SOT-23 (DBV)   6 | 250   SMALL T&R       | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X02A         |
| ADCS7477AIMFX/NOPB    | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X02A         |
| ADCS7477AIMFX/NOPB.A  | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X02A         |
| ADCS7478AIMF/NOPB     | Active | Production    | SOT-23 (DBV)   6 | 1000   SMALL T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X03A         |
| ADCS7478AIMF/NOPB.A   | Active | Production    | SOT-23 (DBV)   6 | 1000   SMALL T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X03A         |
| ADCS7478AIMFE/NOPB    | Active | Production    | SOT-23 (DBV)   6 | 250   SMALL T&R       | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X03A         |
| ADCS7478AIMFE/NOPB.A  | Active | Production    | SOT-23 (DBV)   6 | 250   SMALL T&R       | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X03A         |
| ADCS7478AIMFX/NOPB    | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X03A         |
| ADCS7478AIMFX/NOPB.A  | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X03A         |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# PACKAGE OPTION ADDENDUM

23-May-2025

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Texas

STRUMENTS

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| ADCS7476AIMF/NOPB           | SOT-23          | DBV                | 6 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| ADCS7476AIMFE/NOPB          | SOT-23          | DBV                | 6 | 250  | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| ADCS7476AIMFX/NOPB          | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| ADCS7477AIMF/NOPB           | SOT-23          | DBV                | 6 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| ADCS7477AIMFE/NOPB          | SOT-23          | DBV                | 6 | 250  | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| ADCS7477AIMFX/NOPB          | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| ADCS7478AIMF/NOPB           | SOT-23          | DBV                | 6 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| ADCS7478AIMFE/NOPB          | SOT-23          | DBV                | 6 | 250  | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| ADCS7478AIMFX/NOPB          | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |



# PACKAGE MATERIALS INFORMATION

30-Apr-2024



| Device             | Device Package Type |                 | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm)    |  |
|--------------------|---------------------|-----------------|------|------|-------------|------------|----------------|--|
|                    | i donago i jpo      | Package Drawing |      | 0. 4 |             | ····       | noight (iiiii) |  |
| ADCS7476AIMF/NOPB  | SOT-23              | DBV             | 6    | 1000 | 210.0       | 185.0      | 35.0           |  |
| ADCS7476AIMFE/NOPB | SOT-23              | DBV             | 6    | 250  | 210.0       | 185.0      | 35.0           |  |
| ADCS7476AIMFX/NOPB | SOT-23              | DBV             | 6    | 3000 | 210.0       | 185.0      | 35.0           |  |
| ADCS7477AIMF/NOPB  | SOT-23              | DBV             | 6    | 1000 | 210.0       | 185.0      | 35.0           |  |
| ADCS7477AIMFE/NOPB | SOT-23              | DBV             | 6    | 250  | 210.0       | 185.0      | 35.0           |  |
| ADCS7477AIMFX/NOPB | SOT-23              | DBV             | 6    | 3000 | 210.0       | 185.0      | 35.0           |  |
| ADCS7478AIMF/NOPB  | SOT-23              | DBV             | 6    | 1000 | 210.0       | 185.0      | 35.0           |  |
| ADCS7478AIMFE/NOPB | SOT-23              | DBV             | 6    | 250  | 210.0       | 185.0      | 35.0           |  |
| ADCS7478AIMFX/NOPB | SOT-23              | DBV             | 6    | 3000 | 210.0       | 185.0      | 35.0           |  |

# **DBV0006A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- 5. Refernce JEDEC MO-178.



# **DBV0006A**

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DBV0006A**

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated